# RSC Advances



## PAPER

Check for updates

Cite this: RSC Adv., 2021, 11, 17910

## Flexible electric-double-layer thin film transistors based on a vertical InGaZnO<sub>4</sub> channel

Liuhui Lei,<sup>a</sup> Yuanyuan Tan,<sup>b</sup> Xing Yuan,<sup>a</sup> Wei Dou, D<sup>\*a</sup> Jiale Zhang,<sup>a</sup> Yongkang Wang,<sup>a</sup> Sizhe Zeng,<sup>a</sup> Shenyi Deng,<sup>a</sup> Haoting Guo,<sup>a</sup> Weichang Zhou\*a and Dongsheng Tang\*a

Flexible electric-double-layer (EDL) thin film transistors (TFTs) based on a vertical InGaZnO<sub>4</sub> (IGZO) channel are fabricated at room temperature. Such TFTs show a low operation voltage of 1.0 V due to the large specific gate capacitance of 3.8  $\mu$ F cm<sup>-2</sup> related to electric-double-layer formation. The threshold voltage, drain current on/off ratio and subthreshold swing are estimated to be  $-0.1$  V, 1.2  $\times$  10<sup>6</sup> and 80 mV per decade, respectively. The combination of low voltage, high current on-to-off ratio and room temperature processing make the flexible vertical-IGZO-channel TFTs very promising for low-power portable flexible electronics applications.

### Introduction

rsc.li/rsc-advances

Received 18th March 2021 Accepted 13th May 2021 DOI: 10.1039/d1ra02155a

Recently, there has been a strong interest in the use of InGaZnO4 film as a channel layer in thin film transistors (TFTs). $1-5$  However, these TFTs usually require high operation voltages (>10 V). High operation voltage results in high power consumption, a critical barrier for portable, battery-powered applications. To solve the problem, extensive consideration has been given to gate dielectric transistors with higher specific capacitance, due to two benefits of higher specific capacitance: much higher output current at a given applied gate voltage and much lower operating voltages, which are a direct consequence of the large two-dimensional electron density that can be induced in the channel by means of the high specific capacitance. In order to get higher specific capacitance for low-voltage operation, high-k dielectrics are used as the gate dielectrics for organic TFTs, these devices exhibit operating voltages of 5–10 V and <4 V.<sup>6,7</sup> Here, we found that microporous  $SiO<sub>2</sub>$ based solid-electrolytes can provide huge electric-double-layer (EDL) capacitance and negligible leakage current owing to the lack of electron carriers and limited mobility of mobile ions. In this work, vertical IGZO TFTs gated by microporous  $SiO<sub>2</sub>$ -based solid-electrolyte were fabricated, compared with traditional transistors, vertical-structured TFTs could easily control channel length, because it exactly corresponds to the thickness of the channel layer. The operating voltage of such TFTs was reduced to 1.0 V, the drain current on/off ratio and subthreshold swing are estimated to be  $1.2 \times 10^6$  and 80 mV per decade, respectively.

a School of Physics and Electronics, Key Laboratory of Low Dimensional Quantum Structures and Quantum Control, Key Laboratory for Matter Microstructure and Function of Hunan Province, Synergetic Innovation Centre for Quantum Effects and Application, Hunan Normal University, Changsha, 410081, People's Republic of China. E-mail: douwei139@163.com; wchangzhou@hunnu.edu.cn; dstang@hunnu. edu.cn

b Hunan First Normal University, Changsha, 410205, People's Republic of China

#### Experimental

Flexible EDL vertical IGZO channel TFTs with a top gate were fabricated on paper substrates at room temperature, as shown schematically in Fig. 1. The paper substrate is common chrome paper, which is one of the most abundant materials and is a renewable resource. First, a 2  $\mu$ m-thick SiO<sub>2</sub> buffer layer was deposited on bare paper substrates by the PECVD method using a mixture of  $SiH<sub>4</sub>$  and  $O<sub>2</sub>$  as the reactive gases; the processing pressure was 20 Pa. Secondly, ITO drain electrode with a thickness of 150 nm was deposited on the  $SiO<sub>2</sub>$  buffer layer by dc sputtering. Thirdly, semiconducting IGZO  $(Ga<sub>2</sub>O<sub>3</sub> : In<sub>2</sub>O<sub>3</sub> : ZnO$  $= 1 : 1 : 2 \text{ mol} \%$ ) with  $\sim 40 \text{ nm}$  thickness is deposited by RF magnetron sputtering onto the source electrode, using a power of 110 W, a working pressure of 0.5 Pa, and an  $O_2/Ar$  [0.39/15 SCCM] mixed-gas atmosphere. Next, 20 nm ITO film is deposited on IGZO layer by radio-frequency magnetron sputtering of ITO target, where the ITO layer works as the bottom source electrode. Then, microporous  $SiO<sub>2</sub>$  gate dielectric with the thickness of about  $5.0 \mu m$  was deposited on bottom ITO source electrode by PECVD at room temperature. Finally, 150 nm ITO film is deposited on top of the dielectric layer as the top gate electrode. The capacitance–frequency  $(C-f)$  measurement of microporous  $SiO<sub>2</sub>$ -based solid electrolyte are performed using an Agilent 4294A precision impedance analyzer. The transfer/ output characteristics of the transistors are measured using a semiconductor parameter characterization system (Keithley 4200 SCS) and a micromanipulator probe station in a clean and shielded box at room temperature in the darkness.

#### Results and discussion

To understand the operating mechanism of such vertical IGZO channel TFTs, an energy band model is proposed. Before



Fig. 1 Schematic diagram of flexible EDL vertical IGZO channel TFT with a top gate. (a) Red box: band diagram for the device biased with a positive gate voltage ( $V_{\text{qs}}$  > 0 V). (b) Red box: band diagram for the device biased with a positive gate voltage ( $V_{\text{qs}}$  < 0 V).

contacting, the conduction band and the valence band of ITO source and IGZO channel are horizontally distributed, the Fermi levels  $(E_f)$  are within the conduction band and band gap respectively. After contacting, the system will achieve a uniform  $E_f$ . Finally, the energy bands in the surface of vertical IGZO channel bending downwards because of the build-in electric field induced by the free electrons inject from the source to the channel.<sup>8</sup> When a positive  $V_{\text{ex}}$  is applied, high-density electrons will be induced and the surface energy bands bend downwards, as shown in the red box of Fig. 1(a), in this case, our vertical IGZO channel TFTs are turned on with a large on-state current. If a negative  $V_{\text{gs}}$  is applied to the gate electrode, the electrons in the ITO source and IGZO channel will be depleted, and the surface energy bands bend upwards, in this case, the device would be turned off, as shown in the red box of Fig. 1(b). The surface roughness of paper substrate can be improved by the  $SiO<sub>2</sub>$  buffer layer, the smooth surface and interface can improve the electrical performance of paper TFTs, which has been proved in our previous work.<sup>9</sup>

Fig. 2(a) shows the schematic diagram of EDL formation and low-voltage operation mechanism of the flexible EDL vertical

IGZO channel TFTs with a top gate. In general, during the PECVD process, the hydrogen dissociated from  $SiH<sub>4</sub>$  in the plasma can enter the microporous  $SiO<sub>2</sub>$  dielectric, which can induce some mobile protons in  $SiO<sub>2</sub>$  layer as reported in the literature.<sup>10</sup> However, bare proton should not exist in  $SiO<sub>2</sub>$ . What is most often referred to as the "proton" is almost certainly associated with a bridging oxygen atom to form a three coordinate oxygen centre (Si-OH<sup>+</sup>-Si).<sup>11</sup> The schematic diagram of the working mechanism for the EDL TFTs is shown in Fig. 2(a), which can be described as follows. When a negative gate voltage is applied to the gate electrode, protons will move to the gate electrode/SiO<sub>2</sub>-dielectric interface and the device is turned off. When a positive gate voltage is applied, protons move to a thin boundary layer at the  $SiO<sub>2</sub>$ -dielectric/ITO source interface, and the positive charge induces an image charge and opposite sign in the ITO source layer, which is similar to the case of the EDL formation in organic transistors gated by ionic liquids or solid state electrolytes. This large EDL gate capacitance of 3.8  $\mu$ F  $cm^{-2}$  results in a very low operating voltage of 1.0 V. The capacitance of the microporous  $SiO<sub>2</sub>$  was characterized by the capacitance–frequency (C–f) measurement using an Agilent 4294A precision impedance analyzer, as shown in Fig. 2(b). Remarkably, the C–f characteristics shows that the capacitance of the microporous SiO<sub>2</sub> dielectric deposited by PECVD at room temperature reaches a maximum of 3.8  $\mu$ F cm<sup>-2</sup> at 40 Hz and



Fig. 2 (a) Schematic diagram of EDL formed in the vertical IGZO channel TFTs gated by microporous  $SiO<sub>2</sub>$ . (b) The C-f characteristics for microporous-SiO<sub>2</sub> dielectric.



Fig. 3 (a) Typical output characteristics and (b) transfer characteristics of flexible EDL vertical IGZO channel TFTs with a top gate.



Fig. 4 Gate leakage current  $(I_g-V_{gs})$  curve of the measured TFT.

down to 0.79  $\mu$ F cm<sup>-2</sup> at 10<sup>4</sup> Hz although the thickness of this microporous-SiO<sub>2</sub> is 4.0  $\mu$ m. The relationship between the microporous  $SiO<sub>2</sub>$  capacitance and frequency is consistent with ion gel dielectrics.<sup>12</sup> The proton mobility in this 4.0  $\mu$ m microporous  $SiO<sub>2</sub>$  limits the switching speed of TFTs, so the frequency dependence of this microporous  $SiO<sub>2</sub>$  capacitance is strong, which requires the migration of protons to form the EDL. The huge capacitance at low frequencies was mainly profited from the response of the EDL at the microporous  $SiO<sub>2</sub>/ITO$  interface.

Table 1 Comparison of the electrical performance of such vertical channel TFTs with other works

| voltage (V) $I_{on}/I_{off}$ |          | SS (mV per<br>decade) |                                                                                 | $V_{\text{th}}$ (V) Substrate |
|------------------------------|----------|-----------------------|---------------------------------------------------------------------------------|-------------------------------|
| This work 1                  |          |                       |                                                                                 | Paper                         |
| 15                           |          |                       |                                                                                 | Silicon wafer                 |
|                              |          |                       |                                                                                 | CPI on glass                  |
|                              |          |                       |                                                                                 | Glass                         |
|                              | 20<br>16 | $10^{5}$              | $1.2 \times 10^6$ 80<br>$3.39 \times 10^7$ 210<br>$5.16 \times 10^5$ 340<br>320 | $-0.1$<br>1.52<br>0.85        |

Fig. 3(a) shows the typical output characteristics ( $V_{ds}$ - $I_{ds}$ ) for flexible EDL vertical IGZO channel TFTs with a top gate. The  $V_{gs}$ was varied from 0 to 0.6 V in 0.2 V steps. The device operated in n-type field-effect transistor behaviors with a depletion mode because an obvious drain current was measured when  $V_{\text{gs}} = 0$  V. A high saturation current of 0.67 mA was obtained under the bias conditions of  $V_{ds} = 0.8$  V and  $V_{gs} = 0.6$  V. The hard saturation reveals that the Fermi level in the channel is effectively controlled by the gate and drain voltages. The  $V_{ds} - I_{ds}$  curves did not show any evidence of current crowding at low  $V_{ds}$ , which indicates good ohmic contact between ITO source/drain electrodes and vertical IGZO channel. The corresponding transfer characteristics at fixed  $V_{ds} = 1.0$  V are shown in Fig. 3(b). The subthreshold gate voltage swing  $S = dV_{gs}/d(log I_{ds})$ , defined as the voltage required to increase the drain current by a factor of 10. The smaller the  $S$ , the easier it is to switch the transistor to an off state. For the as-fabricated TFT, the subthreshold slope S is estimated to be 80 mV per decade. The current on/off ratio is calculated to be about  $1.2 \times 10^6$  with a low off current of 0.76 nA. The high output current  $(\sim 1 \text{ mA})$  at less than 1.0 V for this device is remarkably attractive for devices needing high drive current at low voltage, such as organic light-emitting diodes.<sup>13</sup> Note that negligibly small hysteresis  $(\sim 50 \text{ mV})$  in the transfer characteristic when the gate voltage sweeping from  $-1.0$  V to +1.0 V and back. Such small hysteresis is mainly due to the mobile protons in the microporous  $SiO<sub>2</sub>$  dielectric. According to the equation of  $N = \Delta V_{\text{th}} C_{\text{OX}}/e$ , where  $\Delta V_{\text{th}}$  is the threshold voltage shift between the dual sweeping of transfer curve, the  $C_{OX}$  is the capacitance per unit area, the proton density is calculated to be  $1.2 \times 10^{12}$  cm<sup>-2</sup>.

The gate leakage current  $(I_{g})$  of the microporous SiO<sub>2</sub> gate dielectric deposited by PECVD at room temperature is shown in Fig. 4. Leakage current is about 1.0 nA under the bias of 0.8 V, which is acceptable for our vertical IGZO channel TFTs operation. This small leakage current is likely due to the electrochemical silence and the small ionic current in microporous  $SiO<sub>2</sub>$ . Despite the porosity in gate dielectric, the leakage current is six orders of magnitude smaller than the channel current, which assures the field-effect performance will not be affected by the leakage.

The comparison of electrical performance of such vertical channel TFTs with other works is shown in Table 1. The electrical performance of such vertical channel paper TFTs is much better than that of other works. The operating voltage of such vertical channel paper TFT is much lower than other works with smaller SS.

### Conclusions

In conclusion, huge EDL capacitance was measured in microporous SiO<sub>2</sub>-based solid-electrolyte deposited by PECVD method at room temperature. Flexible vertical IGZO channel TFTs with a top gate gated by such EDL dielectric operate in an n-type depletion mode with a low operation voltage of 1.0 V. The threshold voltage, drain current on/off ratio and subthreshold swing are estimated to be  $-0.1$  V,  $1.2 \times 10^6$  and 80 mV per decade, respectively. The combination of low voltage and room-temperature processing demonstrate that flexible EDL vertical IGZO channel TFTs with a top gate are very promising for low power portable flexible electronics.

### Funding

This work was supported by Research Foundation of Education Bureau of Hunan Province (Grant No. 20B345, 18A009), Doctoral Science Foundation of Hunan Normal University (Grant No. 0531120), National Science Foundation of China (Grant No. 12074116, 51102091, 11574081), Natural Science Foundation of Hunan Province (Grant No. 2020RC1003, 2020JJ4424), Open Foundation of Guangxi Key Laboratory of Processing for Non-ferrous Metals and Featured Materials, Guangxi University (Grant No. 2021GXYSOF07).

#### Author contributions

LHL and WD performed the experiments and drafted the manuscript with the help of YYT, XY, JLZ, YKW, SZZ, SYD, HTG, WCZ and DST. All authors read and approved the final manuscript.

## Conflicts of interest

There are no conflicts to declare.

### Notes and references

1 B. H. Wang, A. Thukral, Z. Q. Xie, L. M. Liu, X. N. Zhang, W. Huang, X. G. Yu, C. J. Yu, T. J. Marks and A. Facchetti, Nat. Commun., 2020, 11, 2405.

- 2 Y. Kusaka, N. Shirakawa, S. Ogura, J. Leppaniemi, A. Sneck, A. Alastalo, H. Ushijima and N. Fukuda, ACS Appl. Mater. Interfaces, 2018, 10, 24339–24343.
- 3 B. H. Wang, L. Zeng, W. Huang, F. S. Melkonyan, W. C. Sheets, L. F. Chi, M. J. Bedzyk, T. J. Marks and A. Facchetti, J. Am. Chem. Soc., 2016, 138, 7067–7074.
- 4 C. Kulchaisit, J. P. S. Bermundo, M. N. Fujii, Y. Ishikawa and Y. Uraoka, AIP Adv., 2018, 8, 095001.
- 5 J. Z. Sheng, T. H. Hong, H.-M. Lee, K. R. Kim, M. Sasase, J. Kim, H. Hosono and J.-S. Park, ACS Appl. Mater. Interfaces, 2019, 11, 40300–40309.
- 6 Y. Zhang, S. Yu, K. Lan, L. Li and G. Qin, AIP Adv., 2019, 9, 015111.
- 7 I.-D. Kim, Y. W. Choi and H. L. Tuller, Appl. Phys. Lett., 2005, 87, 043509.
- 8 W. N. Hu, Z. M. Zheng and J. Jiang, Org. Electron., 2017, 44, 1– 5.
- 9 W. Dou, J. Jiang, J. Sun, B. Zhou and Q. Wan, IEEE Electron Device Lett., 2011, 32, 1543–1545.
- 10 F. Yan, P. Migliorato and Y. Hong, Appl. Phys. Lett., 2005, 86, 253504.
- 11 J. Godet and A. Pasquarello, Phys. Rev. Lett., 2006, 97, 155901.
- 12 J. H. Cho, J. Lee, Y. Xia, B. Kim, Y. He, M. J. Renn, T. P. Lodge and C. D. Frisbie, Nat. Mater., 2008, 7, 900.
- 13 P. F. Carcia, R. S. McLean and M. H. Reilly, Appl. Phys. Lett., 2006, 88, 123509.
- 14 X. Yin, S. Deng, G. Li, W. Zhong, R. Chen, G. Li, F. S. Y. Yeung, M. Wong and H. S. Kwok, IEEE Electron Device Lett., 2020, 41, 248–251.
- 15 H. R. Kim, M. Furuta and S. M. Yoon, ACS Appl. Electron. Mater., 2019, 1, 2363–2370.
- 16 R. Verma, C. K. Suman and R. Srivastava, Thin Solid Films, 2018, 666, 156–160.