# SCIENTIFIC REPORTS

Received: 17 February 2016 Accepted: 08 April 2016 Published: 27 April 2016

# **OPEN** High-mobility ZrInO thin-film transistor prepared by an all-DC-sputtering method at room temperature

Peng Xiao, Ting Dong, Linfeng Lan, Zhenguo Lin, Wei Song, Dongxiang Luo, Miao Xu & Junbiao Peng

Thin-film transistors (TFTs) with zirconium-doped indium oxide (ZrInO) semiconductor were successfully fabricated by an all-DC-sputtering method at room temperature. The ZrInOTFT without any intentionally annealing steps exhibited a high saturation mobility of 25.1 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup>. The threshold voltage shift was only 0.35V for the ZrInO TFT under positive gate bias stress for 1 hour. Detailed studies showed that the room-temperature ZrInO thin film was in the amorphous state with low carrier density because of the strong bonding strength of Zr-O. The room-temperature process is attractive for its compatibility with almost all kinds of the flexible substrates, and the DC sputtering process is good for the production efficiency improvement and the fabrication cost reduction.

There have been growing interests in transparent oxide semiconductors (TOSs) for their potential application in thin-film transistors (TFTs) backplanes of flat-panel displays (FPDs) such as active matrix organic light-emitting diodes (AMOLEDs)<sup>1-3</sup> and liquid-crystal displays (LCDs)<sup>4,5</sup>. InGaZnO (IGZO) is one of the most common TOSs owing to its advantages of relatively high mobility compared to amorphous silicon, good uniformity, visible-light transparency, and low cost<sup>6-10</sup>. However, the processing temperature of IGZO TFTs is still too high for most of the transparent plastic substrates, such as polyethersulphone (PES), polyethylene naphthalate (PEN), polyethylene terephthalate (PET), and polycarbonate (PC), which require processing temperature below 180 °C<sup>11-13</sup>. On the other hand, the mobility of IGZO (usually around  $10 \text{ cm}^2 \text{V}^{-1} \text{s}^{-1}$ ) is still not enough for the future high-resolution, high-frame rate, or 3D displays which require TFT backplanes with mobility of higher than 20 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup>.

To address the above issues, many groups have attempted to attain high-mobility and low-temperature TFTs using  $InO_x$ -based TOSs, such as  $In_2O_3^{14-16}$ ,  $InZnO^{17,18}$ ,  $Sn-InZnO^{19}$ ,  $Hf-InZnO^{20,21}$ ,  $Si-InZnO^{22,23}$ ,  $Zr-InZnO^{24,25}$ ,  $InWO^{26}$  and  $InSiO^{27,28}$ , as the channel materials. However, the stability of most of the low-temperature TOS-TFTs are not good enough for applications in FPDs. In another aspect, most of the TOS films are fabricated with RF sputtering which is not favorite in the mass-production lines because of the low deposition rate and the RF-radiation dangers.

In this paper, TFTs with zirconium-doped indium oxide (ZrInO) channel layer were prepared by an all-DC-sputtering method at room temperature. Instead of RF sputtering, DC sputtering was chosen to deposit ZrInO films for its advantages of high deposition rate, good reproducibility, good uniformity for multi-component film, no need of power matching, and no RF-radiation danger<sup>29-31</sup>. The gate dielectric layer of the ZrInO TFTs was prepared by room-temperature anodization, rather than by plasma-enhanced chemical vapor deposition (PECVD) which requires another expensive vacuum instrument and would cause environment pollution due to the requirement of expensive, toxic, flammable, and explosive gases.

The Zr element of ZrInO is considered to be a superior oxygen binder to suppress the formation of oxygen vacancies for its low electronegativity (1.4)<sup>24</sup> and strong bonding strength with oxygen (the bonding energy of Zr-O is as high as 776 KJ/mol)<sup>32</sup>. In comparison, the electronegativity of In is 1.78<sup>33</sup>, and the bonding strength of In-O is only 348 KJ/mol<sup>28</sup>. In addition, the radius of  $Zr^{4+}$  is 0.72 Å which is close to that of  $In^{3+}$  (0.79 Å), so incorporation of Zr into In<sub>2</sub>O<sub>3</sub> will not cause serious lattice distortion.

State Key Laboratory of Luminescent Materials and Devices (South China University of Technology), Wushan Road 381#, Tianhe District, Guangzhou, China. Correspondence and requests for materials should be addressed to L.L. (email: lanlinfeng@scut.edu.cn) or J.P. (email: psjbpeng@scut.edu.cn)



**Figure 1.** (a) Schematic structure of ZrInO-TFT with anodic gate dielectric, (b) Cross-sectional STEM image of ZrInO-TFT, (c) HR-TEM image of ZrInO/Al<sub>2</sub>O<sub>3</sub>:Nd cross-sectional structure, (d) FFT patterns obtained from Area 1–3.

### **Results and Discussion**

Figure 1(a) shows the schematic cross-sectional structure of the TFTs with ZrInO channel layer, and Fig. 1(b,c) show the scanning transmission electron microscopy (STEM) and high-resolution transmission electron microscopy (HR-TEM) images of the ZrInO/Al<sub>2</sub>O<sub>3</sub>:Nd/Al-Nd cross sectional structure, respectively. Both of the STEM and HR-TEM images revealed an uniform and continuous ZrInO/Al<sub>2</sub>O<sub>3</sub>:Nd interface without pinholes or hill-ocks. Figure 1(d) shows the fast Fourier transform (FFT) patterns for different areas indicated in Fig. 1(c), revealing the presence of nanocrystalline ZrInO and Al<sub>2</sub>O<sub>3</sub>:Nd domains.

Figure 2 shows the X-ray diffraction (XRD) patterns of the ZrInO thin films (140 nm) with different annealing temperature. The as-deposited ZrInO thin film was almost in amorphous phase. The ZrInO thin film annealed at 150 °C exhibited a clear crystalline peak at  $30.71^{\circ}$ , which coincided well with the (222) peaks of  $In_2O_3$  bixbyite structure. It implied that almost no lattice distortion took place after incorporation of Zr into  $In_2O_3$ , which was ascribed to the similar ionic radii of Zr<sup>4+</sup> (0.72 Å) and  $In^{3+}$  (0.79 Å). The 250 °C-annealed thin film exhibited more peaks at  $35.47^{\circ}$ ,  $51.04^{\circ}$ , and  $60.68^{\circ}$ , corresponding to the (400), (440), and (622) peaks of  $In_2O_3$  bixbyite structure, respectively. As the annealing temperature increased to 350 °C, another peak for  $In_2O_3$  (543) was found. The results suggest that the film structure of ZrInO is almost the same as that of  $In_2O_3$ , and increasing the annealing temperature will cause crystallization which is not good for the uniformity of the electrical performances.

Field-emission scanning electron microscopy (FESEM) was used to study the surface morphology of ZrInO thin films with different annealing temperature, as shown in Figure S1. All the ZrInO thin films showed uniform and dense surfaces, which is critical to obtain high performance TFTs. In addition, the changes of the grain size with the annealing temperature were consistent with the result of XRD and TEM experiments above.

Figure 3(a) shows the transmittance spectra of the 140 nm-thick ZrInO thin films coated on a quartz substrate with different annealing temperature. All ZrInO thin films were optically transparent and showed an average transmittance of exceeding 85% at wavelengths ranging between 400 and 1000 nm, indicating that ZrInO thin film could be used as an active channel layer for fully transparent displays. The optical band gap ( $E_g$ ) of the ZrInO thin films were estimated from the Tauc Plot (Equation 1)<sup>34</sup>,



Figure 2. XRD patterns of ZrInO films deposited on glass substrate, with different annealing temperatures.



**Figure 3.** (a) Transmittance spectra and (b) band gap of ZrInO thin films with respect to various annealing temperature.

$$(ah\nu)^n = A\left(h\nu - E_g\right) \tag{1}$$

where A is the constant of material;  $\alpha$  is the absorption coefficient; h is Planck's constant and  $\nu$  is the frequency; and n is the coefficient value (herein, n = 2). Figure 3(b) shows the curves of  $(\alpha h \nu)^2$  versus h $\nu$ . The as-deposited and 150 °C-annealed ZrInO thin films showed the same  $E_g$  of 3.42 eV. As the annealing temperature increased to 250 °C, the values of  $E_g$  increased sharply to 3.67 eV which was the same as that of the 150 °C-annealed one. The variation of  $E_g$  was ascribed to the higher degree of crystallinity when the annealing temperature reached 250 °C, as discussed above.

X-ray photoelectron spectroscopy (XPS) analysis was also conducted to observe the relationship between the oxygen bonding states and the annealing temperature. Figure 4(a–c) show In  $3d_{5/2}$ , Zr  $3d_{5/2}$ , and O 1 s spectra of ZrInO thin films with different annealing temperature, respectively. Compared to the as-deposited and 150 °C annealed ZrInO thin films, the 250 °C and 350 °C annealed thin films showed a smaller hump at  $531 \pm 0.1 \text{ eV}$  which is corresponding to the oxygen vacancy (V<sub>o</sub>). And the content of V<sub>o</sub> of ZrInO thin films with different annealing temperature were obtained from Figure S2 and listed in Table 1. Compared to the as-deposited ZrInO thin film with V<sub>o</sub> content of 38.3%, the V<sub>o</sub> content of 150 °C-annealed one slightly increased up to 38.7%. And the V<sub>o</sub>-content sharply decreased down to 29.1% and 19% for 250 °C and 350 °C annealed ones, respectively. The same phenomena were observed in the spin-orbit split XPS data of In  $3d_{5/2}$  and Zr  $3d_{5/2}$ , as shown in Fig. 4(a,b), respectively. Both of the peaks of In  $3d_{5/2}$  and Zr  $3d_{5/2}$  in ZrInO thin film shifted toward the high binding energy direction as the annealing temperature increased, indicating an increase of the coordination number of the Zr or In with the increasing annealing temperature. It should be noted that the binding energy shift ( $\Delta E_b$ ) of In  $3d_{5/2}$  (0.46 eV), implying that the Zr ions would gain more oxygen ions compared to indium ions.



**Figure 4.** XPS spectra for (a) In  $3d_{5/2}$ , (b) Zr  $3d_{5/2}$  and (c) O 1s for ZrInO samples before and after annealed at 150 °C, 250 °C and 350 °C for 30 min.

| Post-annealed<br>temperature | In 3d <sub>5/2</sub><br>(eV) | $\frac{\Delta E_{\rm b}({\rm In})}{({\rm eV})}$ | Zr 3d <sub>5/2</sub><br>(eV) | $\begin{array}{c} \Delta E_{\rm b}({\rm Zr})\\ ({\rm eV}) \end{array}$ | O 1 s<br>(eV) | $\begin{array}{c} \Delta E_{\rm b} \left( {\rm O} \right) \\ \left( {\rm eV} \right) \end{array}$ | V <sub>o</sub> -content<br>(%) |
|------------------------------|------------------------------|-------------------------------------------------|------------------------------|------------------------------------------------------------------------|---------------|---------------------------------------------------------------------------------------------------|--------------------------------|
| As-deposited                 | 451.56                       | 0                                               | 181.46                       | 0                                                                      | 529.43        | 0                                                                                                 | 38.3                           |
| 150°C                        | 451.56                       | 0                                               | 181.46                       | 0                                                                      | 529.43        | 0                                                                                                 | 38.7                           |
| 250°C                        | 451.67                       | 0.11                                            | 181.83                       | 0.37                                                                   | 529.64        | 0.21                                                                                              | 29.1                           |
| 350 °C                       | 451.67                       | 0.11                                            | 181.92                       | 0.46                                                                   | 529.64        | 0.21                                                                                              | 19.0                           |

Table 1. Summary of the peak positions, the peak shifts ( $\Delta E_b$ ) for the Zr, In and O element, and the oxygen vacancy (V<sub>o</sub>) content in ZrInO thin films with different annealing temperature obtained via XPS measurements.

Figure 5(a–d) shows the output characteristics ( $V_{GS} = 0-20$  V in steps of 4 V) obtained from ZrInO TFTs with different annealing temperature. The drain current  $(I_D)$  in the output curves increased linearly in the low drain voltage  $(V_{DS})$  regime without obvious current-crowding phenomenon, which indicated ohmic contacts were formed between ZrInO channel and ITO electrodes. Figure 5(e) shows the corresponding transfer characteristics of the ZrInO TFTs with different annealing temperature. The detailed properties of the ZrInO TFTs were summarized in Table 2. The as-deposited ZrInO TFT exhibited good performance with an average saturation mobility ( $\mu_{sat}$ ) of 25.1 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> (from 20 devices, as shown in Fig. 5(f)), a threshold voltage ( $V_{th}$ ) of -0.94 V, a sub threshold swing (SS) of 0.42 V/decade, and an on/off current ratio  $(I_{orr}/I_{off})$  of  $3.3 \times 10^7$ . The small hysteresis in transfer characteristic between forward and reverse sweeps was ascribed to few adsorption state<sup>35</sup> (such as  $O^{2-}$  and  $O^{-}$  etc.) on the ZrInO back channel because of its insensitivity to air. As the annealing temperature increased to 150 °C, the ZrInO TFT became conductive, which indicated that the carrier concentration was too high to be depleted. Further increased the annealing temperature to 250 or 350 °C, the turn-on voltage shifted towards the positive direction, but hysteresis and the off current  $(I_{off})$  increased largely. These results suggest that the room-temperature processed ZrInO TFTs have the best performance which is attributed to the lowest carrier density. It is worth noting that the undoped  $In_2O_3$  TFTs exhibited high conductivity (unable to be turn off) even without any annealing steps. Therefore, the Zr dopant has an effect of suppressing free carrier generation.

Figure 6 shows the electrical stability of the unannealing ZrInO TFT under positive bias stress (PBS). During the test, a positive bias ( $V_{GS} = 10$  V,  $V_{DS} = 10.1$  V) was applied as an electrical stress for 60 min, and the transfer curves were recorded every 10 min. It is clearly to see that ZrInO TFT without passivation layer exhibited excellent electrical stability with a threshold voltage shift of only 0.35 V, indicating that the ZrInO material was insensitive to air (H<sub>2</sub>O or O<sub>2</sub>). It suggests that the room-temperature, all DC-sputtered ZrInO TFTs is stable enough for the backplanes of AMOLEDs.

In conclusion, ZrInO thin film prepared by DC magnetron sputtering were investigated as an active channel layer for TFTs. The structural properties of ZrInO thin films were analyzed using XRD, SEM and TEM, which showed an increase in the crystallinity as the annealing temperature increased. The average transmittance of the ZrInO thin films were over 85% in the wavelength ranging between 400 and 1000 nm. The as-deposited ZrInO TFTs exhibited an average  $\mu_{sat}$  of 25.1 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup>; a  $V_{th}$  of -0.94 V; a SS of 0.42 V per decade and an  $I_{on}/I_{off}$  of  $3.3 \times 10^7$  with excellent positive bias stress stability ( $\Delta V_{th} = 0.35$  V/h). The room-temperature processes without any intentionally annealing steps show a great potential for the applications in the flexible displays, and the DC sputtering method is good for the production efficiency improvement and cost reduction.

### Methods

 $ZrO_2$  and  $In_2O_3$  powders were weighed in a stoichiometric ratio ( $ZrO_2:In_2O_3 = 1:99$  wt.%) and were thoroughly mixed after griding. Then the powders were pressed into a pellet and were sintered at ~1450 °C for 48 h to form a ZrInO target. Then the ZrInO target was fixed in a sputter. The ZrInO semiconducting thin film was prepared by



**Figure 5.** The output curves of the as-deposited (**a**), 150 °C-annealed (**b**), 250 °C-annealed (**c**), 350 °C-annealed (**d**) ZrInO TFTs; (**e**) the transfer characteristics of ZrInO TFTs with different annealing temperature; (**f**) the mobility distribution for 20 ZrInO TFTs.

| Post-annealed<br>temperature | $V_{ m on}\left({ m V} ight)$ | $V_{ m th}\left({ m V} ight)$ | $I_{on}/I_{off}$ | $\mu_{\rm sat}$ (cm <sup>2</sup> V <sup>-1</sup> s <sup>-1</sup> ) | SS (V decade <sup>-1</sup> ) | $\Delta V_{\mathrm{th}}$ (V) |
|------------------------------|-------------------------------|-------------------------------|------------------|--------------------------------------------------------------------|------------------------------|------------------------------|
| As-deposited                 | -4.67                         | -0.94                         | $3.3	imes10^7$   | 25.1                                                               | 0.42                         | 0.35                         |
| 150 °C                       | N/A                           | N/A                           | N/A              | 15.5                                                               | N/A                          | N/A                          |
| 250 °C                       | -7.33                         | 1.52                          | $1.7	imes10^{6}$ | 25.1                                                               | 0.61                         | N/A                          |
| 350°C                        | -6.00                         | 3.98                          | $2.6	imes10^4$   | 4.4                                                                | 2.28                         | N/A                          |







DC magnetron sputtering with a power of 35 W (0.1 A, 350 V), a gas mixture ratio of  $Ar:O_2$  of 8:0.5 sccm, and a working pressure of 0.45 Pa.

TFTs with ZrInO channel layers were fabricated with bottom-gate structure, as shown in Fig. 1(a). A layer of 300-nm-thick Al-Nd alloy was deposited on a glass substrate by DC magnetron sputtering and patterned by wet etch. Then, a layer of Nd:Al<sub>2</sub>O<sub>3</sub> was prepared by an anodization process as the gate dieletric layer<sup>36,37</sup>. After that, a 20-nm-thick ZrInO active layer was deposited onto Nd:Al<sub>2</sub>O<sub>3</sub> by DC magnetron sputtering and patterned by shadow mask. For the source/drain electrodes, a 380-nm-thick ITO thin film was sputtered through a shadow mask defining a channel width/length (*W/L*) of 300/300  $\mu$ m. The whole preparation process was performed at room temperature without intentionally annealing.

The surface morphology and structure properties of the oxide thin films were characterized by scanning electron microscopy (SEM, Hitachi S-4800) and transmission electron microscopy (TEM, FEI Titan Themis 200) equipped with an energy dispersive X-ray spectrometer (EDS), respectively. The crystal structures were confirmed via X-ray diffraction (XRD, Philips X pert pro M). The optical properties of the ZrInO thin films were analyzed using ultraviolet fluorescence spectrometer (Shimadzu, UV-3600). X-ray photoelectron spectroscopy (XPS, Thermo Scientific, Escalab 250 XI) using monochromatic Al Ka radiation (~1486.6 eV) was used to examine chemical composition of the ZrInO thin films. The XPS data were calibrated with C 1 s peak at ~284.6 eV. The electrical measurements were performed using a semiconductor parameter analyzer (Agilent 4155 C) in air.

### References

- 1. Liao, C. *et al.* Mirrored OLED pixel circuit for threshold voltage and mobility compensation with IGZO TFTs. *Microeletron. J.* 46, 923–927 (2015).
- Lin, C.-L. et al. New a-IGZO Pixel Circuit Composed of Three Transistors and One Capacitor for Use in High-Speed-Scan AMOLED Displays. J. Display Technol. 11, 1031–1034 (2015).
- 3. Genoe, J. *et al.* Integarated Line Driver for Digital Pulas-Width Modulation Driven AMOLED Displays on Flex. IEEE J. Solid-State Circuits. **50**, 282–290 (2015).
- Kim, S. C. et al. Short channel amporphous In-Ga-Zn-O thin-film transistor arrays for ultra-high definition active matrix liquid crystal displays: Electrical properties and stability. Solid-State Electron. 111, 67–75 (2015).
- 5. Shishido, H. *et al.* High aperture ratio LCD display using In-Ga-Zn-Oxide TFTs without storage capacitor. *Proc. SID Dig.* 1128–1131 (2010).
- Lan, L. & Peng, J. High-Performance Indium–Gallium–Zinc Oxide Thin-Film Transistors Based on Anodic Aluminum Oxide. IEEE Trans. Electron Devices. 58, 1452–1455 (2011).
- 7. Kim, M. et al. High mobility bottom gate InGaZnO thin film transistors with SiO<sub>x</sub> etch stopper. Appl. Phys. Lett. 90, 212114 (2007).
- 8. Nomura, K. *et al.* Room-temperature fabrication of transparent flexible thin-film transistors using amorphous oxide semiconductors. *Nature.* **432**, 488–492 (2004).
- 9. Kamiya, T. et al. Present status of amorphous In-Ga-Zn-O thin-film transistors. Sci. Technol. Adv. Mater. 11, 044305 (2010).
- 10. Kwon, J.-Y. Lee, D.-J. & Kim, K.-B. Transparent amorphous oxide semiconductor thin film transistor. *Electron. Mater. Lett.* 7, 1–11 (2011).
- 11. Choi, M. C. Kim, Y. & Ha, C. S. Polymers for flexible displays: From material selection to device applications. *Prog. Polym. Sci.* 33, 581–630 (2008).
- 12. Choi, M. C. et al. New colorless substrates based on polynorbornene-chlorinated polyimide copolymers and their application for flexible displays. J. Poym. Sci. part A: Polym. Chem. 48, 1806–1814 (2010).
- Jin, H. S., Chang, J. H. & Kim, J. C. Synthesis and characterization of colorless polyimide nanocomposite films containing pendant trifluoromethyl groups. *Macromol. Res.* 16, 503–509 (2008).
- 14. Weiher, R. L. Electrical Properties of Single Crystals of Indium Oxide. J. Appl. Phys. 139, 504 (1954).
- Dhananjay & Chu, C.-W. Realization of In<sub>2</sub>O<sub>3</sub> thin film transistors through reactive evaporation process. *Appl. Phys. Lett.* **91**, 132111 (2007).
- Nayak, P. K. *et al.* High performance In<sub>2</sub>O<sub>3</sub> thin film transistors using chemically derived aluminum oxide dielectric. *Appl. Phys. Lett.* 103, 033518 (2013).
- 17. Barquinha, P. et al. Effect of UV and visible light radiation on the electrical performances of transparent TFTs based on amorphous indium zinc oxide. J. Non-Cryst. Solids. 352, 1756–1760.
- 18. Paine, D. C. et al. Amorphous IZO-based transparent thin film transistors. Thin Solid Films. 516, 5894-5898 (2008).
- 19. Oh, S. *et al.* Anomalous behavior of negative bias illumination stress instability in an indium zinc oxide transistor: A cation combinatorial approach. *Appl. Phys. Lett.* **101**, 092107 (2012).
- 20. Kim, C.-J. et al. Amorphous hafnium-indium-zinc oxide semiconductor thin film transistors. Appl. Phys. Lett. 95, 252103 (2009).
- 21. Chong, E. et al. High stability of amorphous hafnium-indium-zinc-oxide thin film transistor. Appl. Phys. Lett. 96, 152102 (2010).
- Chong, E. Chun, Y. S. & Lee, S. Y. Amorphous silicon-indium-zinc oxide semiconductor thin film transistors processed below 150°C. Appl. Phys. Lett. 97, 102102 (2010).
- Chong, E., Kim, S. H. & Lee, S. Y. Role of silicon in silicon-indium-zinc-oxide thin-film transistor. Appl. Phys. Lett. 97, 252112 (2010).
- 24. Park, J.-S. et al. Novel ZrInZnO Thin-film Transistor with Excellent Stability. Adv. Mater. 21, 329-333 (2009).
- Jeong, T. H. *et al.* Study of the Effects of Zr-Incorporated InZnO Thin-Film Transistors Using a Solution Process. *Jpn. J. Appl. Phys.* 50, 070202 (2011).
- Aiakwa, S. et al. Thin-film transistors fabricated by low-temperature process based on Ga- and Zn- free amorphous oxide semiconductor. Appl. Phys. Lett. 102, 102101 (2013).
- Aikawa, S. et al. Effects of dopants in InO<sub>x</sub>-based amorphous oxide semiconductors for thin-film transistor applications. Appl. Phys. Lett. 103, 172105 (2013).
- Mitoma, N. et al. Stable amorphous In<sub>2</sub>O<sub>3</sub>-based thin-film transistors by incorporating SiO<sub>2</sub> to suppress oxygen vacancies. Appl. Phys. Lett. 104, 102103 (2014).
- Moon, Y.-K. et al. Application of DC Magnetron Sputtering to Deposition of InGaZnO Films for Thin Film Transistor Devices. Jpn. J. Appl. Phys. 48, 031301 (2009).
- 30. Aoi, T. et al. DC sputter deposition of amorphous indium–gallium–zinc–oxide (a-IGZO) films with H<sub>2</sub>O introduction. *Thin Solid Films*. **518**, 3004–3007 (2010).
- Yasuno, S. *et al.* Physical Properties of Amorphous In-Ga-Zn-O Films Deposited at Different Sputtering Pressures. *Jpn. J. Appl. Phys.* 52, 03BA01 (2013).
- 32. Parthiban, S. & Kwon, J.-Y. Amorphous boron-indium-zinc-oxide active channel layers for thin-film transistor fabrication. *J. Mater. Chem. C.* **3**, 1661 (2015).

- Lin, Z. et al. Studies on Nd<sub>x</sub>In<sub>1-x</sub>O<sub>3</sub> semiconducting thin films prepared by rf magnetron sputtering. Appl. Phys. Lett. 105, 142104 (2014).
- 34. Tauc, J. Optical properties and electronic structure of amorphous Ge and Si. Mater. Res. Bull. 3, 37-46 (1968).
- 35. Jeong, J. *et al.* Origin of threshold voltage instability in indium-gallium-zinc oxide thin film transistors. *Appl. Phys. Lett.* 93, 123508 (2008).
  36. Juo D. *et al.* Pole of Para Forth Jone in Appdic Cata Dialectrics for Indium. Zinc Oxide Thin, Film Transistors. *J. Floetrochem. Soc.*
- 36. Luo, D. *et al.* Role of Rare Earth Ions in Anodic Gate Dielectrics for Indium-Zinc-Oxide Thin-Film Transistors. *J. Electrochem. Soc.* **159**, H502 (2012).
- Lan, L. et al. Low-Voltage High-Stability Indium-Zinc Oxide Thin-Film Transistor Gated by Anodized Neodymium-Doped Aluminum. IEEE Electron Device Lett. 33, 827–829 (2012).

### Acknowledgements

The authors are grateful to the National "863" Project of China (Grant no. 2014AA033002), the National "973" Project of China (Grant no. 2015CB655000), the National Natural Science Foundation of China (Grant nos 61204087, 51173049), the Pearl River S&T Nova Program of Guangzhou (Grant no. 2014J2200053), the Guangdong Province Science and Technology Plan (Grant nos 2013B010403004, 2014B010105008, 2014B090916002, and 2015B090914003), and the Postdoctoral Science Foundation of China (Grant no. 2015M572313).

# **Author Contributions**

P.X. conceived the idea and wrote the paper, T.D. performed TFT fabrication and test, L.L. contributed to the conception of the study and data analysis, Z.L., W.S., D.L. and M.X. made a detailed discussion and gave some suggestions for revising the manuscript, J. P. initiated and supervised the project. All authors discussed the results and reviewed the manuscript.

# Additional Information

Supplementary information accompanies this paper at http://www.nature.com/srep

Competing financial interests: The authors declare no competing financial interests.

How to cite this article: Xiao, P. *et al*. High-mobility ZrInO thin-film transistor prepared by an all-DC-sputtering method at room temperature. *Sci. Rep.* **6**, 25000; doi: 10.1038/srep25000 (2016).

This work is licensed under a Creative Commons Attribution 4.0 International License. The images or other third party material in this article are included in the article's Creative Commons license, unless indicated otherwise in the credit line; if the material is not included under the Creative Commons license, users will need to obtain permission from the license holder to reproduce the material. To view a copy of this license, visit http://creativecommons.org/licenses/by/4.0/