# SCIENTIFIC **Reports**

Received: 22 September 2015 Accepted: 10 December 2015 Published: 19 January 2016

## **OPEN** Towards a fully functional integrated photonic-electronic platform via a single SiGe growth step

Callum G. Littlejohns<sup>1,2</sup>, Thalia Dominguez Bucio<sup>1</sup>, Milos Nedeljkovic<sup>1</sup>, Hong Wang<sup>2</sup>, Goran Z. Mashanovich<sup>1</sup>, Graham T. Reed<sup>1</sup> & Frederic Y. Gardes<sup>1</sup>

Silicon-germanium (Si1, Ge,) has become a material of great interest to the photonics and electronics industries due to its numerous interesting properties including higher carrier mobilities than Si, a tuneable lattice constant, and a tuneable bandgap. In previous work, we have demonstrated the ability to form localised areas of single crystal, uniform composition SiGe-on-insulator. Here we present a method of simultaneously growing several areas of SiGe-on-insulator on a single wafer, with the ability to tune the composition of each localised SiGe area, whilst retaining a uniform composition in that area. We use a rapid melt growth technique that comprises of only a single Ge growth step and a single anneal step. This innovative method is key in working towards a fully integrated photonic-electronic platform, enabling the simultaneous growth of multiple compositions of device grade SiGe for electro-absorption optical modulators operating at a range of wavelengths, photodetectors, and bipolar transistors, on the same wafer. This is achieved by modifying the structural design of the SiGe strips, without the need to modify the growth conditions, and by using low cost, low thermal-budget methods.

Silicon is widely regarded as the substrate of choice for future photonic devices and systems. It has the lowest cost and highest crystal quality of any semiconductor material<sup>1</sup>, and decades of fabrication knowledge and expertise have been established by the complementary metal-oxide semiconductor (CMOS) industry. Most conventional Si photonic devices<sup>2-11</sup> are fabricated using silicon-on-insulator (SOI) substrates<sup>12</sup> for optical confinement purposes. However, the migration of Si photonics to bulk Si substrates, with localised SiGe-on-insulator (SGOI) layers for active photonic and electronic devices<sup>13</sup> (SiGe has higher carrier mobilities than Si<sup>14</sup>), is of major interest for cost, process flexibility, and electronic compatibility reasons. A CMOS compatible electronic-photonic integrated platform, on Si substrates, requires the growth of Ge for photodetection<sup>15,16</sup>. Additionally, the growth of SiGe for electro-absorption (EA) modulators<sup>17</sup> is desirable. The EA modulator has unique advantages for use in electronic-photonic integration because it forms devices on the micrometre scale, as opposed to the millimetre scale of other modulator designs such as Si Mach-Zehnder based designs, whilst also demonstrating a very low energy consumption of 10-100 fJ per bit<sup>18</sup>. The EA effect is an ultrafast process that takes place in sub-picosecond timescales<sup>19</sup>, and in principle, is therefore capable of >100 GHz high-speed modulation. However, EA modulators are only able to operate over a small spectral range. For the realisation of dense wavelength division multiplexing (WDM), with a large number of channels, the growth of multiple SiGe layers, each with a different composition, is required so that each modulator operates at a different wavelength (the composition of a SiGe alloy determines both the bandgap energy<sup>20</sup>, and the lattice constant<sup>21</sup>). This will enable operation over a larger spectral range, therefore greatly enhancing the aggregate data rate of the transceiver system. Optical leakage into the Si substrate can be prevented by localised buried SiO<sub>2</sub> layers, which are formed as part of the rapid melt growth (RMG) process used in this paper for SGOI formation.

This RMG technique, also referred to as liquid phase epitaxy (LPE)<sup>22</sup>, involves the lateral liquid phase regrowth of SiGe structures upon an insulator, from a Si seed, as shown in Fig. 1. It is enabled by the fact that Si has a much higher melting point than Ge (1414 °C and 938 °C respectively), meaning that the Ge can be melted whilst the

<sup>1</sup>Optoelectronics Research Centre, Building 53, University of Southampton, Southampton, SO17 1BJ, UK. <sup>2</sup>Novitas, Nanoelectronics Centre of Excellence, Nanyang Technological University, 50 Nanyang Avenue, Singapore, 639798. Correspondence and requests for materials should be addressed to C.G.L. (email: c.littlejohns@soton.ac.uk)



**Figure 1. RMG fabrication process summary (cross-section view).** (a) SiO<sub>2</sub> deposition and patterning, (b) Ge growth and patterning, (c) encapsulation and rapid melting/cooling. Si diffuses from the substrate into the liquid Ge during the melting phase, resulting in solid SiGe formation during cooling.



Figure 2. SiGe phase diagram – adapted from<sup>29</sup>.

Si, acting as a template, maintains its crystal structure. One of the major advantages of this technique is that the initial growth of Ge is non-critical because the material will be subsequently melted, meaning finely tuned growth conditions are not required. All threading dislocations, caused by the lattice mismatch between Si and Ge, are confined to the seed area and do not propagate along the SiGe structures, resulting in single crystal, device grade material<sup>23</sup>. Due to the high diffusivity of Si (from the substrate) in liquid Ge<sup>24</sup>, a whole range of SiGe compositions can be achieved from an initial pure Ge growth. Ge diffusion into the Si substrate is also observed during the melting phase<sup>23</sup>. Other fabrication techniques for producing SGOI include layer transfer using a donor wafer<sup>25</sup> and Ge condensation<sup>26</sup>. However, using these techniques, only a single SiGe composition can be achieved per wafer. In previous work, we have demonstrated the ability to form uniform composition SiGe-on-insulator by RMG using tailored structures<sup>23</sup>. In this paper, we investigate the structural parameters that affect the SiGe composition profile, and demonstrate for the first time the ability to grow multiple uniform composition SiGe strips, each with a different composition, on a single wafer, at the same time.

#### **Results & Discussion**

The regrowth of a simple straight SiGe strip using RMG results in a graded composition profile, with higher Si composition near the seed, and pure Ge at the distal end of the strip. This type of structure can be utilised for the growth of pure Ge for photodetectors<sup>27</sup>. The graded composition is a result of preferential Si rich solid formation, with rejection of Ge into the liquid, as the epitaxial regrowth front propagates along the strip, caused by the large separation between the solidus and liquidus curves of the SiGe phase diagram (Fig. 2). This type of SiGe composition profile occurs under conditions of slow regrowth front propagation velocity, therefore enabling the rejected Ge to fully diffuse into the bulk melt. In order to fabricate device grade SiGe, a uniform composition is required. This can be achieved with the addition of radiating branches, added to the main SiGe strip, as detailed in Fig. 3. These branches increase the cooling rate of the structure, and therefore also increase the regrowth front propagation velocity, so that any rejected Ge at the regrowth front is incorporated into the solid before it can diffuse into the bulk melt. Figure 4 details the effect of the branch dimensions on the composition profile in the main central strip of the tree-like structures. The thickness of the SiGe layer is 400 nm.

Figure 4a shows a range of branch separations with a fixed branch width  $(5\mu m)$  and branch length  $(20\mu m)$ . The main strip is  $100\mu m$  long in all cases. The branch separation is reduced by adding additional branches ranging from n = 4 ( $B_s = 25\mu m$ ) to n = 10 ( $B_s = 5\mu m$ ). There is a clear change in the composition profile of these structures when compared with the straight strip (no branches). This is attributed to the cooling effects of the



**Figure 3.** Schematic of a tree-like structure (plan view). Dimensions are defined as: centre strip width  $= C_W$ , centre strip length  $= C_L$ , branch width  $= B_W$ , branch length  $= B_L$ , branch separation  $= B_S$ , and number of branches = n.



Figure 4. Ge composition as a function of distance from the Si seed for the central strip of tree-like structures with a range of branch dimensions. (a)  $C_W = 5 \mu m$ ,  $B_W = 5 \mu m$ ,  $B_L = 20 \mu m$  and  $C_L = 100 \mu m$ . The total number of branches increases from n = 4 ( $B_S = 25 \mu m$ ) to n = 10 ( $B_S = 5 \mu m$ ). Estimated maximum SiGe temperature = 1030 °C, (b)  $C_W = 5 \mu m$ ,  $C_L = 65 \mu m$  and  $B_L = 20 \mu m$ .  $B_S = 3 \mu m$  to  $7 \mu m$ , resulting in equal number of branches on each structure (n = 8), (c)  $C_W = 5 \mu m$  (or  $C_W = 3 \mu m^{23}$ ),  $B_W = 5 \mu m$ ,  $B_S = 3 \mu m$ ,  $C_L = 65 \mu m$  and n = 8. Estimated maximum SiGe temperature for (**b**-**d**) = 1055 °C.

branches, which means that there is no longer complete mixing of the rejected Ge into the liquid ahead of the regrowth front, due to a faster regrowth front propagation velocity. Therefore, a more uniform composition profile is achieved, until the end of the strip where the remaining distance left to solidify is short enough that complete mixing of the rejected Ge into the liquid occurs. It can be seen that there is negligible change in the composition profile when  $B_S < 10 \,\mu$ m, meaning that the cooling rate capability of the branches must saturate at this point.

Figure 4b shows a range of branch widths with a fixed branch length ( $20 \mu m$ ). The branch separation varies from  $3\mu m$  for the widest branch ( $B_W = 5\mu m$ ) to  $7\mu m$  for the narrowest branch ( $B_W = 1\mu m$ ) in order to keep the total length of the tree-like structure constant ( $C_L = 65 \,\mu$ m). This small variation in  $B_S$  has been shown in Fig. 4a to have very little effect on the composition profile, so for the purposes of this discussion it will be neglected. It can be seen that whilst increasing  $B_W$  leads to a slight flattening of the composition profile, the effect is much less profound than increasing  $B_L$  by the same proportion (i.e.  $B_L = 5 \mu m$  to  $25 \mu m$  and  $B_W = 1 \mu m$  to  $5 \mu m$ ), as shown in Fig. 4c which shows a range of branch lengths with a fixed branch width ( $5\mu m$ ) and branch separation ( $3\mu m$ ). As  $B_L$  is extended the composition profile becomes more uniform. This shows that extending  $B_L$  increases the cooling rate much more effectively than extending  $B_W$ . In order to demonstrate this, Fig. 4d plots three different branch dimensions, each with the same total volume ( $8\mu$ m<sup>3</sup>). The flatter composition profiles caused by the long, thin branches indicate a faster regrowth front propagation velocity, and therefore an increased cooling rate. The long, thin branches have an increased surface area exposed to the  $SiO_2$  (due to the increased sidewall surface area of the 3D structures) when compared with the short, wide branches. We can then hypothesize that when a larger surface area is exposed to the  $SiO_2$  it leads to increased heat dissipation (the exposed sidewall surface areas are  $16.4 \mu m^2$ ,  $8.8 \mu m^2$ , and  $5.6 \mu m^2$  for the  $20 \times 1 \times 0.4 \mu m^3$  branches,  $10 \times 2 \times 0.4 \mu m^3$  branches, and  $5 \times 4 \times 0.4 \mu m^3$ branches, respectively).

For these particular structural dimensions the composition profile does not become uniform for  $B_L \leq 25 \,\mu$ m. However, in previous work we have observed a uniform composition profile with structural parameters  $C_W = 3 \,\mu$ m,  $B_W = 5 \,\mu$ m,  $B_L = 20 \,\mu$ m,  $B_S = 3 \,\mu$ m and  $C_L = 65 \,\mu$ m<sup>23</sup> (shown in Fig. 4c), the only difference being a decrease in  $C_W$ . This suggests that in order to achieve a uniform composition profile in the central strip, the branches must be wider than the central strip. The maximum width however, is limited to  $5 \,\mu$ m as SiGe agglomeration is observed in the melt at greater widths<sup>28</sup>. This therefore limits the central strip width t<sub>o</sub> < 5  $\mu$ m using this particular fabrication process.

To understand how the cooling rate affects the composition profile in the central strip of the tree-like structures the segregation coefficient, k, must be considered. At any given temperature, k can be defined as the ratio between the Ge composition in the solid,  $C_s$ , and the Ge composition in the liquid,  $C_L$ , at the regrowth interface, which can be calculated from the SiGe phase diagram<sup>29</sup>:

$$k = \frac{C_s}{C_L} \tag{1}$$

This equation is only correct under equilibrium conditions, which is approximately true when the regrowth front propagation velocity is slow. However, under non-equilibrium conditions (i.e. when the regrowth front propagation velocity is fast, as with the tree-like structures) the Ge composition is non-uniform in the melt ahead of the regrowth front. Consequently, the effective segregation coefficient,  $k_e$ , must be considered instead<sup>30</sup>:

$$k_{e} = \frac{k}{k + (1 - k)e^{-Rd/D}}$$
(2)

where *R* is the regrowth front propagation velocity, *D* is the diffusion coefficient of Ge in liquid SiGe<sup>31</sup>, and *d* is the length of the boundary region with non-uniform Ge distribution. From this equation it can be seen that as *R* increases,  $k_e$  tends towards unity. In practice, this implies that a high regrowth front propagation velocity will lead to minimal segregation at the regrowth front, and therefore a uniform composition profile.

Most crucially, in order to grow multiple uniform SiGe compositions on the same wafer, the tree-like structures described above have been combined with a straight strip, to incorporate the graded composition profile of the straight strip with the uniform composition profile of the central strip of the tree-like structures. This novel structure results in a range of tuneable uniform compositions, as shown in Fig. 5.

This structure demonstrates a Ge composition of 81%, 92%, 95%, and 97% in the central strip of the first, second, third, and fourth tree-like structures, respectively. The standard deviations of the 7 measured points in each tree-like structure are 0.006, 0.008, 0.004, and 0.002, respectively, showing that the composition can be controlled to within 1% of the mean (which is within the measurement error), over a 56 $\mu$ m length, using this method. This length could potentially be extended beyond 56 $\mu$ m simply by modifying the structural design by increasing the central strip length and adding more branches. An investigation is currently underway to determine the maximum achievable length. Lower Ge compositions could also be achieved with a higher anneal temperature, as per the SiGe phase diagram. This design has the potential to be extremely powerful for SGOI growth as it enables a multitude of uniform compositions to be achieved using a single growth step, therefore allowing a large degree of design freedom across a single wafer.

In conclusion, we have demonstrated the ability to locally tune the SiGe alloy composition by means of an RMG technique with tailored structures for high quality SGOI layer formation, using only a single Ge growth step and a single anneal step. This is revolutionary for applications that require multiple crystalline SiGe compositions on the same substrate, such as wavelength division multiplexing (WDM) systems. The composition is dictated by structural design, and not by the deposition or growth method. Furthermore, the layers are grown using simple, CMOS compatible, low cost fabrication methods, with a low thermal budget. This technology could pave the way for the seamless integration of electronics and photonics on a variety of substrates such as bulk Si or SOI.





#### • • • • • • • • • • • • • •

#### Methods

**Fabrication process.** All fabrication was carried out using 6 inch <100> bulk Si wafers. Firstly, a 50 nm SiO<sub>2</sub> layer was deposited using plasma enhanced chemical vapour deposition (PECVD). This SiO<sub>2</sub> layer was patterned using standard UV photolithography and a dilute (20:1) HF etch in order to expose the underlying Si, which acts as a seed for the SiGe regrowth process. A 400 nm Ge layer was then grown using a non-selective PECVD process. This was patterned into the desired structures using standard UV photolithography and an inductively coupled plasma (ICP) etch, to leave Ge structures emanating from the Si seeds. A 1µm SiO<sub>2</sub> layer was subsequently deposited by PECVD in order to encapsulate the Ge structures, forming micro-crucibles. Finally, the samples were heated in a rapid thermal annealer (RTA) in order to melt the encapsulated Ge and initiate recrystallization upon cooling. The temperature within the RTA chamber was stabilized at 500 °C, before ramping to the maximum temperature for 1 second before cooling naturally. The cold walls of the RTA chamber assist in the rapid cooling process. This process is summarized in Fig. 1.

**Material characterization.** The SiGe composition in the central strip of the tree-like structures has been characterized using 532 nm Raman spectroscopy, with a 50x objective lens, which results in a laser spot size of approximately  $0.5 \,\mu$ m. The penetration depth of the laser, which is dependent on the SiGe composition, is in the range 17 nm to 83 nm for the compositions measured<sup>32</sup>. The Ge composition, *x*, has been calculated using the Mooney equation<sup>33</sup>, with a *k* value of  $1.2^{23}$ , by measuring the ratio of the SiGe mode intensity (at approximately  $380 \,\mathrm{cm}^{-1}$ ) to the GeGe mode intensity (at approximately  $300 \,\mathrm{cm}^{-1}$ ) at each point in a lateral scan of the central strip. The SiGe composition is then plotted as a function of the distance from the Si seed.

#### References

- 1. Jalali, B. & Fathpour, S. Silicon photonics. J. Lightwave Technol. 24, 4600-4615 (2006).
- Gardes, F. Y. et al. Micrometer size polarization independent depletion-type photonic modulator in silicon on insulator. Opt. Express 15, 5879–5884 (2007).
- 3. Brimont, A. et al. Slow-light-enhanced silicon optical modulators under low-drive-voltage operation. IEEE Photon. J. 4, 1306–1315 (2012).
- 4. Hu, Y, Gardes, F. Y., Thomson, D. J., Mashanovich, G. Z. & Reed, G. T. Coarse wavelength division (de) multiplexer using an interleaved angled multimode interferometer structure. *Appl. Phys. Lett.* **102**, 251116 (2013).
- Thomson, D. J. et al. High performance mach-zehnder-based silicon optical modulators. J. Sel. Top. Quantum Electron. 19, 85–94 (2013).
- Zimmermann, L. et al. Monolithically integrated 10Gbit/sec silicon modulator with driver in 0.25µm SiGe:C BiCMOS. IET Conference Proceedings, 504–506 (2013).
- 7. Nedeljkovic, M. et al. Mid-infrared thermo-optic modulators in SoI. IEEE Photon. Technol. Lett. 26, 1352-1355 (2014).
- 8. Reed, G. T. et al. Recent breakthroughs in carrier depletion based silicon optical modulators. Nanophoton. 3, 229-245 (2014).
- 9. Duan, G.-H. et al. Hybrid III-V on silicon lasers for photonic integrated circuits on silicon. J. Sel. Top. Quantum Electron. 20, 158–170 (2014).

- Reed, G. T. et al. Silicon photonics. Paper presented at International Silicon-Germanium Technology and Device Meeting, Singapore. Place of publication: 10.1109/ISTDM.2014.6874661 (2014, June).
- 11. Thomson, D. J., Littlejohns, C. G., Stankovic, S., Nedeljkovic, M. & Reynolds, S. A. Silicon photonics. Encyclopedia of Electrical and Electronics Engineering (Wiley, 2015).
- 12. Xu, D.-X. et al. Silicon photonic integration platform have we found the sweet spot? J. Sel. Top. Quantum Electron. 20, 189–205 (2014).
- Thomson, D. J. et al. Silicon carrier depletion modulator with 10 Gbit/s driver realized in high-performance photonic BiCMOS. Laser & Photon. Rev. 8, 180–187 (2014).
- 14. Fischetti, M. V. & Laux, S. E. Band structure, deformation potentials, and carrier mobility in strained Si, Ge, and SiGe alloys. J. App. Phys. 80, 2234–2252 (1996).
- 15. Littlejohns, C. G. et al. 50 Gb/s silicon photonics receiver with low insertion loss. IEEE Photon. Technol. Lett. 26, 714-717 (2014).
- 16. Littlejohns, C. G. *et al.* Ge-on-Si plasma enhanced chemical vapor deposition for low cost photodetectors. *IEEE Photon. J.* **7**, 6802408 (2015).
- 17. Liu, J. et al. Waveguide-integrated, ultralow-energy GeSi electro-absorption modulators. Nat. Photon. 2, 433–437 (2008).
- 18. Feng, D. et al. High speed GeSi electro-absorption modulator at 1550 nm wavelength on SOI waveguide. Opt. Express 20, 22224–22232 (2012).
- Lampin, J. F., Desplanque, L. & Mollot, F. Detection of picosecond electrical pulses using the intrinsic Franz-Keldysh effect. App. Phys. Lett. 78, 4103–4105 (2001).
- 20. Braunstein, R., Moore, A. R. & Herman, F. Intrinsic optical absorption in germanium-silicon alloys. Phys. Rev. 109, 695–710 (1958).
- 21. Dismukes, J. P., Ekstrom, L. & Paff, R. J. Lattice parameter and density in germanium-silicon alloys. *J. Phys. Chem.* 68, 3021–3027 (1964).
- 22. Liu, Y., Deal, M. D. & Plummer, J. D. High-quality single-crystal Ge on insulator by liquid-phase epitaxy on Si substrates. *Appl. Phys. Lett.* 84, 2563–2565 (2004).
- 23. Littlejohns, C. et al. Next generation device grade silicon-germanium on insulator. Sci. Rep. 5, 8288 (2015).
- 24. Pavlov, P. V. & Dobrokhotov, E. V. Self-diffusion in liquid germanium. Sov. Phys. Solid State 12, 225–226 (1970).
- Taraschi, G., Pitera, A. J. & Fitzgerald, E. A. Strained Ši, SiGe, and Ge on-insulator: review of wafer bonding fabrication techniques. Solid-State Electron. 48, 1297–1305 (2004).
- Tsutomu, T., Naoharu, S., Tomohisa, M., Masamichi, S. & Shin-ichi, T. A novel fabrication technique of ultrathin and relaxed SiGe buffer layers with high Ge fraction for sub-100 nm strained silicon-on-insulator MOSFETs. Jpn. J. App. Phys. 40, 2866 (2001).
- 27. Na, N., Tseng, C.-K., Kang, Y. & Lee, M.-C. M. Rapid-melt-growth-based GeSi waveguide photodetectors and avalanche photodetectors. *Proc. SPIE* 8990, 899014 (2014).
- Hashimoto, T., Yoshimoto, C., Hosoi, T., Shimura, T. & Watanabe, H. Fabrication of local Ge-on-insulator structures by lateral liquid-phase epitaxy: effect of controlling interface energy between Ge and insulators on lateral epitaxial growth. *Appl. Phys. Express* 2, 066502 (2009).
- 29. Olesinski, R. W. & Abbaschian, G. J. The Ge-Si (germanium-silicon) system. Bull. of Alloy Phase Diag. 5, 180-183 (1984).
- Burton, J. A., Prim, R. C. & Slichter, W. P. The distribution of solute in crystals grown from the melt. part I. theoretical. J. Chem. Phys. 21, 1987–1991 (1953).
- Brunco, D. P., Thompson, M. O., Hoglund, D. E., Aziz, M. J. & Gossmann, H. J. Germanium partitioning in silicon during rapid solidification. J. Appl. Phys. 78, 1575–1582 (1995).
- 32. Humlíček, J., Garriga, M., Alonso, M. I. & Cardona, M. Optical spectra of Si<sub>x</sub>Ge<sub>1-x</sub> alloys. J. Appl. Phys. 65, 2827–2832 (1989).
- Mooney, P. M., Dacol, F. H., Tsang, J. C. & Chu, J. O. Raman scattering analysis of relaxed Ge<sub>x</sub>Si<sub>1-x</sub> alloy layers. *Appl. Phys. Lett.* 62, 2069–2071 (1993).

### Acknowledgements

The research leading to these results was funded by the UK Engineering and Physical Sciences Research Council (EPSRC) under the grant "HERMES", and is also supported by the National Research Foundation of Singapore (NRF-CRP12-2013-04). The fabrication was carried out at the Southampton Nano Centre, University of Southampton, UK.

### **Author Contributions**

C.G.L. and F.Y.G. conceived and designed the experiments. T.D.B. designed the photo-masks. C.G.L. performed the fabrication and Raman characterization. C.G.L., F.Y.G. and M.N. carried out the data analysis of the Raman spectra. All authors contributed to the manuscript preparation. H.W., G.Z.M., G.T.R. and F.Y.G supervised the project.

### **Additional Information**

Data Availability: The data for this paper can be found at 10.5258/SOTON/384020.

Competing financial interests: The authors declare no competing financial interests.

**How to cite this article**: Littlejohns, C. G. *et al.* Towards a fully functional integrated photonic-electronic platform via a single SiGe growth step. *Sci. Rep.* **6**, 19425; doi: 10.1038/srep19425 (2016).

This work is licensed under a Creative Commons Attribution 4.0 International License. The images or other third party material in this article are included in the article's Creative Commons license, unless indicated otherwise in the credit line; if the material is not included under the Creative Commons license, users will need to obtain permission from the license holder to reproduce the material. To view a copy of this license, visit http://creativecommons.org/licenses/by/4.0/