# **iScience**



### Article

## Volatile tin oxide memristor for neuromorphic computing



Dongyeol Ju, Sungjun Kim

[sungjun@dongguk.edu](mailto:sungjun@dongguk.edu)

#### **Highlights**

The Pt/SnO<sub>x</sub>/TiN memristor showcases unipolar resistive switching properties

Multi-level cell showcased through controlling set bias and compliance current

Short-term memory emulated through volatile memory function

Edge computing demonstrated through application of controlled 4-bit pulse stream

Ju & Kim, iScience 27, 110479 August 16, 2024 © 2024 The Author(s). Published by Elsevier Inc.

[https://doi.org/10.1016/](https://doi.org/10.1016/j.isci.2024.110479) [j.isci.2024.110479](https://doi.org/10.1016/j.isci.2024.110479)

## **iScience**



1

### Article Volatile tin oxide memristor for neuromorphic computing

Dongyeol Ju<sup>[1](#page-1-0)</sup> and Sungjun Kim<sup>1[,2](#page-1-1),[\\*](#page-1-2)</sup>

#### **SUMMARY**

The rise of neuromorphic systems has addressed the shortcomings of current computing architectures, especially regarding energy efficiency and scalability. These systems use cutting-edge technologies such as Pt/SnO<sub>x</sub>/TiN memristors, which efficiently mimic synaptic behavior and provide potential solutions to modern computing challenges. Moreover, their unipolar resistive switching ability enables precise modulation of the synaptic weights, facilitating energy-efficient parallel processing that is similar to biological synapses. Additionally, memristors' spike-rate-dependent plasticity enhances the adaptability of neural circuits, offering promising applications in intelligent computing. Integrating memristors into edge computing architectures further highlights their importance in tackling the security and efficiency issues associated with conventional cloud computing models.

#### INTRODUCTION

In the landscape of modern computing, traditional architectures (epitomized by the von Neumann model) are encountering escalating challenges in terms of energy efficiency, scalability, and versatility. This has instigated a search for alternative paradigms capable of emulating the parallel processing prowess of the human brain, resulting in the emergence of neuromorphic computing as a promising contender.<sup>1–4</sup> Within this quest for neuromorphic computing solutions, various types of next-generation memory have emerged to adapt such computing functions. Among these, resistive random-access memory (RRAM) is prominent due to its unique advantages over other emerging next-generation memory technologies, such as phase-change RAM (PcRAM), magneto-resistive RAM (MRAM), ferroelectric tunnel junctions (FTJs), and ferroelectric RAM (FRAM). RRAM offers several distinct advantages, including its capacity for fast switching speeds, energy-efficient operation, and simplicity.<sup>5–11</sup> Unlike PcRAM, which relies on phase transitions between the amorphous and crystalline states, RRAM employs resis-tive switching mechanisms, enabling faster switching speeds and lower energy consumption.<sup>[12](#page-10-2)</sup> In contrast, MRAM relies on magnetic effects for data storage, which can result in higher power consumption and scalability challenges compared to RRAM.<sup>13</sup> Furthermore, RRAM's compatibility with complementary metal-oxide-semiconductor (CMOS) processes facilitates seamless integration into existing semicon-ductor fabrication technologies, offering advantages of scalability and cost-effectiveness compared to FTJs.<sup>[14–16](#page-10-4)</sup> RRAM's ability to achieve multi-bit storage per cell (surpassing the binary storage of FTJs and FRAM) further enhances its suitability for neuromorphic computing applications, where the ability to store and process analog information is crucial.<sup>17</sup> Unipolar switching is another characteristic feature of RRAM devices that provides additional benefits for neuromorphic computing applications. Unlike bipolar switching, which involves both set and reset operations, unipolar switching only requires one type of voltage bias application to toggle between the high and low resistance states.<sup>[18,](#page-10-6)[19](#page-10-7)</sup> This simplifies device operation and control, while also reducing the complexity and energy consumption associated with synaptic emulation in neuromorphic computing systems. In general, typical RRAM devices comprise three consecutive layers: a bottom electrode, an insulating layer, and a top electrode. The insulating layer is situated between the electrodes and functions as the switching layer, where resis-tive changes occur due to the migration of ions or defects.<sup>[8](#page-10-8)</sup> Among the various materials used for the insulating film, metal oxides are the most commonly employed and can be deposited using various techniques, such as atomic layer deposition, sputtering, or spin coating.<sup>[20–22](#page-10-9)</sup> Metal oxide materials offer high-speed operation, reliability, and compatibility with current CMOS technology, enhancing cost-effectiveness during fabrication.<sup>23–25</sup> Typically, metal-oxide-based RRAM operates by the migration of oxygen ions when an external bias is applied, resulting in the creation of a conductive filament or defective region, altering the memristor's resistance states.<sup>[26–28](#page-11-1)</sup>

Recently, there have been attempts to integrate various functionalities into a single memristor to improve cost-effectiveness in neuromorphic computing applications. For example, some studies have explored the application of computing architectures such as reservoir computing and Pavlov's training using memristors.<sup>29,[30](#page-11-3)</sup> Similarly, Du et al. demonstrated the use of dynamic memristors for reservoir computing, enabling the analysis of time-series data.<sup>[31](#page-11-4)</sup> Jena et al. implemented Pavlov's experiment using Ag/TiO<sub>2</sub>/Pt memristors, facilitating the establishment of strong synaptic interactions through training.<sup>[32](#page-11-5)</sup> While various functionalities have been demonstrated in recent studies, edge computing is an aspect of memristor-based functionality that has received less attention. Edge computing revolves around processing

<span id="page-1-0"></span>1Division of Electronics and Electrical Engineering, Dongguk University, Seoul 04620, Republic of Korea 2Lead contact

<span id="page-1-1"></span>

<span id="page-1-2"></span>\*Correspondence: [sungjun@dongguk.edu](mailto:sungjun@dongguk.edu) <https://doi.org/10.1016/j.isci.2024.110479>



<span id="page-2-0"></span>

data closer to its origin and offers notable advantages, including latency reduction, bandwidth optimization, and enhanced privacy and se-curity.<sup>[33](#page-11-6)</sup> This is achieved by distributing computation and storage resources nearer to the data-generating devices, such as IoT devices, sensors, and autonomous systems. Moreover, this approach minimizes the need to transmit data to centralized data centers, resulting in real-time decision-making and responses, which are crucial for time-sensitive applications such as autonomous vehicles and industrial automation.<sup>[34](#page-11-7),[35](#page-11-8)</sup> Edge computing also reduces network congestion and data transmission costs by processing and filtering data locally, transmitting only essential information to the cloud or data center. This overcomes one of the main limitations of current cloud computing,<sup>[33,](#page-11-6)[36](#page-11-9)</sup> enhances overall system efficiency, and addresses privacy concerns by processing sensitive data locally. Hence, risks associated with transmitting data over insecure networks are mitigated. When memristor-based neuromorphic computing systems are employed in edge computing, additional benefits are realized. For example, the fast-switching and energy-efficient nature of RRAM enables efficient processing and storage of data directly at the edge, reducing reliance on centralized computing resources.<sup>[37](#page-11-10)</sup> Additionally, the parallel processing capabilities of memristor arrays facilitate the seamless execution of distributed computing tasks, enhancing the scalability and performance of edge computing systems. By leveraging the complementary strengths of memristor-based neuromorphic computing and edge computing paradigms, future computing architectures will be able to achieve unprecedented levels of efficiency, adaptability, and intelligence.

In this study, we investigated the diverse functionalities of an individual Pt/SnO<sub>y</sub>/TiN memristor, focusing on emulating synaptic functions alongside edge computing implementations. Prior to assessing its computing capabilities, the electrical properties of the fabricated memristor were examined through DC bias applications. The results revealed unipolar switching behavior and demonstrated uniformity across cell-to-cell and cycle-to-cycle endurance functions. During the bias sweep, gradual increases and decreases in the current state were observed, indicating a non-filamentary switching operation. This facilitated easy acquisition of multiple resistance states compared to filamentary switching memristors, in which the resistance states depend on the random formation of filaments.<sup>26</sup> Controlled pulse applications demonstrated the achievement of diverse conductance states, enabling potentiation and depression with a linear update of conductance values. Moreover, the volatile properties of the memristor were leveraged to emulate the short-term memory (STM) characteristics of biological brains, facilitating synapse functions such as learning, forgetting, paired-pulse facilitation (PPF), and spike-rate-dependent plasticity (SRDP). Finally, by applying different pulse schemes to the memristor, 4-bit edge computing functionality was implemented, allowing for the generation and consumption of data at a single memristor. [Table 1](#page-2-0) highlights the versatile functionalities of our memristor compared to previously reported two-terminal resistive switching devices. These findings underscore the versatile and cost-effective functionalities of the Pt/SnO<sub>x</sub>/TiN memristor, which is promising for future computing paradigms.

#### RESULTS AND DISCUSSION

[Figure 1](#page-3-0)A presents a schematic illustration of the fabricated memristor and a summary of the fabrication process of depositing each layer via sputtering. The electrical properties were examined by applying the bias to the top Pt electrode. A cross-sectional transmission electron microscopy (TEM) image that showcases the Pt and TiN electrode with 40-nm-thick SnO<sub>x</sub> sandwiched between each layer is depicted in [Figures 1](#page-3-0)B and [S1](#page-10-10). Furthermore, to examine the chemical properties of the SnO<sub>x</sub> insulating film, X-ray photoelectron spectroscopy (XPS) analysis in depth mode examining the chemical composition of the thin films using Ar ion sputtering, etching layer by layer was utilized. [Figure 1](#page-3-0)C showcases the Sn 3d peak spectra of the SnO<sub>x</sub> thin film, where doublet peaks of Sn 3d<sub>5/2</sub> and Sn 3d<sub>7/2</sub> were evident at binding energies of approximately 486.2 and 494.6 eV, respectively.<sup>[47](#page-11-11)</sup> Additionally, the O 1s spectra in [Figure 1](#page-3-0)D revealed double peaks at binding energies of approximately 531 and 529.9 eV, representing the oxygen vacancy (V<sub>o</sub>+) and Sn-O bonding, respectively.<sup>[48](#page-11-12)</sup> Thus, through the TEM image and XPS spectra, the presence of the  $SnO<sub>x</sub>$  switching film was confirmed.



<span id="page-3-0"></span>

#### Figure 1. Structural and chemical analysis

(A) Schematic illustration of the Pt/SnO<sub>x</sub>/TiN memristor.

(B) Cross-sectional TEM image of the Pt/SnOx/TiN memristor.

(C and D) XPS peak spectra representing (C) Sn 3d and (D) O 1s of the SnO<sub>x</sub> layer.

The electrical characteristics of the fabricated memristor were investigated by applying a DC bias, with a step voltage of 0.05 V [Fig](#page-4-0)[ure 2A](#page-4-0) displays the I-V curve of the Pt/SnO<sub>x</sub>/TiN memristor. Unlike bipolar resistive switching devices, the developed memristor exhibited unipolar switching behavior, where the resistive switching only occurred in a single voltage polarity direction, comprising the set and relaxation processes.<sup>[49](#page-11-22)</sup> When a forward bias of 2.5 V was applied, a gradual increase in current was observed. This reached the compliance current (CC) applied to prevent the hard breakdown of the memristor, reducing its overall resistance. This set process transitioned the device from the off to the on state. Conversely, during a reverse bias sweep from 2.5 to 0 V, the current gradually decreased, indicating the relaxation process. This increased the overall resistance of the memristor and transitioned the device from the on to the off state. Memory storage in resistive switching devices occurs through changes in the resistance state under an applied bias, switching between the high resistance state (HRS) and low resistance state (LRS), corresponding to the off and on states, respectively. In the presented device, the set process switched the device from HRS to LRS, while the relaxation process switched it from LRS to HRS. These resistive switching properties occurred at the same voltage polarity with resultant sequential switching, demonstrating the unipolar resistive switching functionality of the developed memristor, which may be due to the difference in work function between the metal electrode and insulator.<sup>[18](#page-10-6)</sup> Furthermore, the uniformity of the device during continuous switching (known as endurance) was evaluated by sequentially applying 2.5 V to the top electrode. This resulted in a continuous set and relaxation process. Then, by measuring the resistance state from a read bias of 0.7 V, distinct states of LRS and HRS during consistent resistive switching were evident. [Figure 2](#page-4-0)B presents the endurance performance of the Pt/SnO<sub>y</sub>/TiN memristor, which demonstrated an average memory window of 22.53 without any significant variation in resistance states. To analyze the variation in resistance states in more detail, the coef-ficient of variation (CV) was calculated, as displayed in [Figure 2C](#page-4-0). The LRS and HRS exhibited CV values of 0.027 and 0.154, respectively, indicating minimal variation in resistance states during sequential bias application. The uniformity of the developed memristor across different cells is illustrated in [Figure S2](#page-10-10), where each I-V curve represents 100 DC cycles from six randomly selected cells, highlighting the consistent performance of the memristor's cell-to-cell and cycle-to-cycle variations. The conduction mechanism of the Pt/SnO<sub>x</sub>/TiN de-vice was expected to be non-filamentary due to the gradual increase and decrease of current values in the I-V curve.<sup>[50](#page-11-23),[51](#page-11-24)</sup> Unlike filamentary RRAM, which exhibits abrupt switching behaviors, non-filamentary switching suggests that resistive switching occurs through the migration of oxygen ions within the insulating layer ([Figure 2D](#page-4-0)), creating defective regions under an applied bias.<sup>[51](#page-11-24)</sup> As demonstrated in [Figure 2](#page-4-0)E, oxygen ions within the SnO<sub>x</sub> film migrated toward the top electrode when a positive bias was applied to the Pt electrode. This increased the defective region and enabled conduction, resulting in resistive switching from HRS to LRS. Conversely, during the

<span id="page-4-0"></span>

**iScience**

Figure 2. Electrical properties under DC bias application and conduction mechanism

(A) Unipolar resistive switching I-V curve of the Pt/SnO<sub>x</sub>/TiN memristor.

(B) Endurance property over 100 DC cycles, gained from a read bias of 0.7 V, representing HRS and LRS.

(C) Variation of the resistance states acquired from 100 DC cycles.

**Cell**<sup>ress</sup>

(D–F) Schematic illustrations of the conduction mechanism of the Pt/SnOx/TiN memristor: (D) initial, (E) LRS, and (F) HRS.

gradual reduction of the applied bias, the self-diffusion of oxygen ions occurred, decreasing the defective region and insulating behavior, resulting in resistive switching from LRS to HRS ([Figure 2](#page-4-0)F).<sup>[52](#page-11-25)</sup>

By using the gradual switching capabilities of the developed memristor, we investigated its multi-level cell (MLC) functionality by varying the set bias and CC during resistive switching. MLC is essential for high-density memory implementation because it increases the storage density of a single memristor by storing data in the HRS, the LRS, and the resistance states between them, enabling large datasets to be stored within a single memristor.<sup>53</sup> [Figure 3A](#page-5-0) demonstrates that MLC was achieved by varying the set voltage, where the set biases ranged from 1.5 to 2.6 V, in an increasing step voltage of 0.1 V, resulting in 12 different LRS states. Increasing the set bias caused increased migration of the oxygen ions, which widened the defective region and altered the LRS. [Figure 3B](#page-5-0) illustrates the endurance properties of each LRS state, where each state was tested for 20 cycles. This result highlighted the easy resistance state modulation and great uniformity of the device. [Figure 3](#page-5-0)C illustrates how MLC was achieved by varying the CC, resulting in 23 different resistance states (0.03, 0.04, 0.05, 0.06, 0.07, 0.08, 0.09, 0.1, 0.2, 0.3, 0.4, 0.5, 0.6, 0.7, 0.8, 0.9, 1, 2, 3, 4, 5, 6, and 10 mA). The CC in memristors limits the maximum device current when a bias is applied, controlling the migration of oxygen ions and the size of the defective region. Thus, by controlling the CC similar to that of the set bias, enhancement of the defective region could be regulated. The endurance function of the CC-controlled MLC is depicted in [Figure 3D](#page-5-0), where each of the 23 distinct LRS states underwent 20 uniform DC cycles while maintaining a consistent HRS. The resistance values acquired through varying set amplitudes and CC are analyzed in [Figure S3](#page-10-10), showcasing the acquired 11 and 23 multi-level LRS states. Overall, the MLC functionality of the Pt/SnO<sub>x</sub>/TiN memristor could be easily regulated through various methods, facilitating the attainment of high-density memory with excellent uniformity.

Through the pulse measurements, we demonstrated the neuromorphic computing capabilities and synapse emulation of the Pt/SnO<sub>x</sub>/TiN memristor. In biological brains, data processing occurs through the linear update of synaptic weights within interconnected synapses and neurons, facilitating energy-efficient parallel processing.<sup>54</sup> Therefore, achieving gradual data updates and acquiring multiple conductance states within a memristor is crucial for implementing energy-efficient neuromorphic computing. To observe such behavior in the developed Pt/SnO<sub>x</sub>/TiN memristor, we examined potentiation and depression by observing the increase and decrease of conductance under the application of sequential set and reset pulses. As the Pt/SnO<sub>x</sub>/TiN memristor operates with a single bias polarity, the reset pulses were replaced by read pulses with intervals (0 V), enabling an energy-efficient process without the application of additional reset pulses. Owing to the inert and volatile functions of the presented memristor, a gradual decrease in current under the condition of no bias application was exhibited, resulting in decay similar to depression. Potentiation and depression in the developed memristor consisted of 50 pulses each, with potentiation pulses at 2.5 V for 0.5 ms and depression pulses at 0 V for 2 ms. This was followed by a read pulse at 0.7 V to record the change in conductance. The results of applying this pulse scheme are displayed in [Figure 4](#page-6-0)A, demonstrating a gradual increase and decrease in the conductance states. During continuous potentiation pulses, there was a gradual migration of oxygen ions toward the top electrode, resulting in a gradual increase

A B **BERGER** HRS  $10<sup>-</sup>$ Current (A) Current (A)  $10<sup>-</sup>$  $10$ **ncreasing set voltage Increasing set voltage**  $10<sup>°</sup>$  $0.5$  $\overline{2.5}$  $\overline{20}$  $\overline{40}$  $\overline{60}$  $\overline{80}$ 100 120 140 160 180 200 220  $\overline{240}$  $0.0$  $1.0$  $1.5$  $2.0$  $\overline{3.0}$  $\overline{0}$ DC cycle (#) Voltage (V)  $\mathsf{c}$ D  $10^{-3}$ **HRS** 10 Current (A) Current (A)  $10^{-5}$ **Increasing CC**  $10^{-7}$  $10<sup>4</sup>$ **Increasing CC**  $10<sup>°</sup>$  $10<sup>3</sup>$  $100$ 200 300 400  $0.0$  $0.5$  $1.0$  $1.5$  $2.0$  $2.5$  $3.0$ 0 DC cycle (#) Voltage (V)

Figure 3. MLC properties of the memristor

<span id="page-5-0"></span>**iScience** Article

(A) MLC properties of the Pt/SnO<sub>x</sub>/TiN memristor acquired through differing set voltages.

(B) Endurance properties of the set voltage-induced MLC, representing 20 cycles each.

(C) MLC properties of the Pt/SnOx/TiN memristor acquired through differing CC values.

(D) Endurance properties of the CC-induced MLC, representing 20 cycles each.

of defective regions. Conversely, the application of 0 V depression pulses resulted in gradual self-diffusion of the migrated oxygen ions, causing a gradual decrease in the conductance states. To assess the uniformity of the potentiation and depression behaviors, the pulse train applications were repeated 10 times, resulting in 10 cycles of repeated potentiation and depression curves, as displayed in [Figure 4B](#page-6-0). This result confirmed that the behavior was not temporary. Employing the easily controlled conductance functions of the Pt/SnO<sub>x</sub>/TiN memristor, further trials were conducted to investigate conductance updates by varying the pulse applications during potentiation and depression. Initially, as depicted in [Figure 4C](#page-6-0), we varied the width of the pulse during the potentiation process into six different conditions (500 µs–3 ms), while keeping the other parameters constant. The pulse width-varied potentiation and depression behaviors of the Pt/SnO<sub>x</sub>/TiN device are illustrated in [Figure 4](#page-6-0)C, demonstrating a linear relationship between the width of the pulse and the maximum conductance value. Additionally, under different conditions, all the potentiation and depression curves exhibited a linear update of the conductance value. The repeat-ability of this behavior is demonstrated in [Figure 4](#page-6-0)D, where each curve exhibited 10 sequential behaviors. Next, as displayed in [Figure 4E](#page-6-0), the potentiation and depression behaviors under different pulse numbers were investigated, ranging from 50 to 200. Four different conductance states were obtained, with their repeated behaviors observable in [Figure 4F](#page-6-0). The interval of potentiation pulses was also varied under five different conditions, as displayed in [Figure 4](#page-6-0)G. Owing to the volatile properties of the developed memristor, a longer pulse interval caused a decrease in the increased conductance after each pulse application, resulting in the smallest enhancement of the conductance value. The repeated potentiation and depression function under different pulse interval conditions is presented in [Figure 4](#page-6-0)H. By observing the potentiation and depression, the easily controlled conductance and its varied values under different pulse circumstances of the Pt/SnO<sub>x</sub>/TiN device were demonstrated. This result highlighted the diverse methods of conductance update in the memristor, rendering it suitable for adapting neuromorphic computing.

In biological synapses, synaptic plasticity categorizes memory properties based on the synaptic weight.<sup>[55](#page-11-28)</sup> For instance, a small application of synaptic weight results in short-term potentiation, creating STM, which typically lasts from milliseconds to a few minutes. Accordingly, STM is mainly used for tasks that demand immediate recall and filtering.<sup>56,[57](#page-11-30)</sup> This serves as an interim stage, where information is briefly retained before being either transferred to long-term memory (LTM) or discarded. In the absence of recall, there is a gradual decline in the synaptic weight, eventually causing forgetting. In contrast, by repeatedly engaging in this process, the transition to LTM occurs as the synaptic con-nections undergo dynamic changes, solidifying key memories over the course of our lives through experiences.<sup>[58](#page-11-31)</sup> Leveraging the volatile properties of the Pt/SnO<sub>x</sub>/TiN memristor, we believe that efficient emulation of brain memory (especially STM) can be achieved. For such behavior, firstly, the volatile function of our memristor, depending on the arriving strength of the spike, was observed. [Figure 5](#page-7-0)A depicts excitatory postsynaptic current (EPSC) facilitation occurring through sequential read pulse applications after the arrival of spike sets, resulting in the device's resistance state changing from HRS to LRS. The arrived spikes were modified to 3 V for 1 ms, and the number of spikes was varied

**CellPress** OPEN ACCESS



<span id="page-6-0"></span>

Figure 4. Controllable potentiation and depression function of the memristor

(A) Potentiation and depression behavior of the Pt/SnO<sub>x</sub>/TiN memristor.

(B) 10 cycles of repeated potentiation and depression curves.

(C) Potentiation and depression behavior obtained through different widths of the potentiation pulse.

(D) 10 cycles of repeated potentiation and depression curves, tested under different pulse widths.

(E) Potentiation and depression behavior obtained through changing the number of pulses.

(F) 10 cycles of repeated potentiation and depression curves, tested under different numbers of pulses.

(G) Potentiation and depression behavior obtained through differing pulse intervals.

(H) 10 cycles of repeated potentiation and depression curves, tested under different potentiation pulse intervals.

<span id="page-7-0"></span>





#### Figure 5. Demonstration of the STM behavior

(A) Observation of STM functions of the Pt/SnOx/TiN memristor under the application of different numbers of spikes.

(B) Facilitation of current occurring during 0.5 s.

(C) PPF function of the Pt/SnOx/TiN memristor represented as the change of PPF index as a function of spike intervals.

(D) Learning and forgetting behaviors of the Pt/SnO<sub>x</sub>/TiN memristor.

(E) Implementation of increased synaptic plasticity through training rehearsal.

(F) Current changes in the learning property of the memristor, investigated under different learning and forgetting intervals.

(G) Current changes in the forgetting property of the memristor, investigated under different learning and forgetting intervals.

from 5 to 100. Instant facilitation of EPSC occurred after each spike application. After 0.5 s, the applied EPSC saturated into similar levels, showcasing the strong STM functions of the Pt/SnO<sub>x</sub>/TiN memristor ([Figure 5](#page-7-0)B). Using these volatile functions of the memristor, PPF was tested, which is a crucial function in biological STM and refers to the relative enhancement between two sequentially arriving spikes.<sup>[59](#page-11-32),[60](#page-12-0)</sup> Identical spikes of 3 V for 1 ms were applied to the Pt/SnO<sub>x</sub>/TiN memristor under different intervals. Owing to the facilitation of current in volatile memristors, longer intervals result in forgetting the previous input, degrading the amount of enhanced current. The term ''PPF index'' was acquired through the following equation:<sup>61</sup>

*PF index* (%) = 
$$
\left(\frac{l_2 - l_1}{l_1}\right) \times 100
$$
 (Equation 1)

Here, terms I<sub>2</sub> and I<sub>1</sub> represent the current response after the second and first pulses, respectively. [Figure 5C](#page-7-0) displays the PPF index obtained as a function of spike intervals, which indicates a gradual reduction in the PPF index with increasing intervals. This decrease reflected the diminishing enhancement rate due to forgetting associated with longer intervals, mirroring the functions of the biological brain. Addition-ally, the learning and forgetting behaviors of the biological brain were replicated using the Pt/SnO<sub>x</sub>/TiN memristor, as displayed in [Fig](#page-7-0)[ure 5D](#page-7-0). $^{62}$  $^{62}$  $^{62}$  The learning process of the memristor involved 10 consecutive learning sections followed by 10 consecutive forgetting sections, each consisting of pulses of 3 V for 1 ms and 0 V for 1 ms. Training the memristor involved applying sequential set pulses, resulting in an increased current, while forgetting entailed a reduction in current due to the absence of training. This behavior mirrors the process in the human brain, where STM gradually decays without rehearsal, resulting in forgetting.<sup>57</sup> Interestingly, [Figures 5D](#page-7-0) and 5E illustrate that throughout the sequential training and forgetting process, there was an overall increase in current. Again, this mirrors the brain function, where rehearsal results in the transition from STM to LTM due to increased synaptic plasticity.<sup>[56](#page-11-29)</sup> The developed memristor's function was further modified by simply tuning the current states under pulse applications, as demonstrated in [Figures 5](#page-7-0)F and 5G. The data indicated varying intervals between each training and forgetting sequence, ranging from 0 to 4 s. As the interval increased (indicated by the red dots), the current enhancement between each training section tended to decrease, resulting in complete forgetting after each forgetting section. Conversely, as the interval decreased (indicated by the purple dots), the current enhancement between each training section tended to increase, resembling stronger synaptic plasticity. This resulted in the transition from STM to LTM through the rehearsal process, as the current after each forgetting sequence increased.

The Pt/SnO<sub>x</sub>/TiN memristor also demonstrated modification of the synaptic weight in response to incoming spikes in synaptic connections, adhering to the principle of SRDP.<sup>63</sup> SRDP is a phenomenon observed in synaptic connections where the strength of synaptic transmis-sion changes in response to the rate of neuronal firing or the spike frequency.<sup>[64](#page-12-4)</sup> This mechanism allows synaptic connections to adaptively regulate their strength according to the activity patterns of interconnected neurons, improving the flexibility of neural circuits and facilitating information encoding in the brain. To assess this adaptability, the neural firing patterns of the arriving spikes at the synapse were manipulated



<span id="page-8-0"></span>

#### Figure 6. Synapse function emulation

(A) SRDP function of the Pt/SnO<sub>x</sub>/TiN memristor. Change of EPSC observed under pulse spike of 3 V for 100 µs with an interval of 5 ms.

- (B) SRDP function observed under differing spike widths.
- (C) Changes in enhancement rate as a function of spike width.
- (D) Changes in EPSC under pulse spike of 3 V for 5 ms with interval of 1 ms.
- (E) SRDP function observed under differing spike intervals.
- (F) Changes in enhancement rate as a function of spike interval.
- (G) Changes in EPSC under pulse spike of 1.6 V for 5 ms with an interval of 5 ms.
- (H) SRDP function under differing spike amplitudes.
- (I) Changes in enhancement rate as a function of spike amplitude.

under three different conditions, which were categorized based on the altered parameters. [Figures 6A](#page-8-0)–6C depicts the impact of the spike width on synaptic weight change. To investigate this function, pulse sets comprising 100 set pulses of 3 V and 100 µs with intervals of 5 ms were applied to the memristor (inset of [Figure 6A](#page-8-0)), resulting in EPSC enhancement ([Figure 6A](#page-8-0)). Leveraging this spike-induced EPSC enhancement behavior, the width of the spikes was varied across 11 different conditions, ranging from 100 µs to 10 ms, as depicted in [Fig](#page-8-0)[ure 6B](#page-8-0). The enhancements observed under different spike width conditions are summarized in [Figure 6C](#page-8-0), where the term "Enhancement rate" was calculated using the following equation:

$$
Enhancement rate (\%) = \left(\frac{A_f}{A_i}\right)
$$
 (Equation 2)

Here, terms A<sub>f</sub> and A<sub>i</sub> denote the EPSC value after 100 spike applications and the initial state, respectively. [Figures 6](#page-8-0)D–6F displays the SRDP behavior based on the spike intervals. To investigate this function, 100 spikes with 3 V over 5 ms were applied to the memristor with an interval of 1 ms (inset of [Figure 6D](#page-8-0)), resulting in EPSC enhancement. [Figures 6](#page-8-0)E and 6F demonstrate the application of varied spike intervals to the memristor, where the intervals were varied into 12 different conditions ranging from 1 to 100 ms. This resulted in a decrease in the enhancement rate as the spike intervals increased, which was attributed to the volatile properties of the Pt/SnO<sub>x</sub>/TiN device. Finally, as depicted in [Figures 6](#page-8-0)G–6I, the SRDP behavior was explored based on the spike amplitude intervals. Here, a sequence of 100 set pulses with 1.6 V over 5 ms and an interval of 5 ms was applied to the Pt/SnO<sub>x</sub>/TiN memristor to observe the EPSC response, as displayed in [Figure 6](#page-8-0)G. The SRDP function under varied amplitude conditions (1.6–3.2 V), showcasing nine different conditions, is depicted in [Figure 6](#page-8-0)H. This revealed a linear relationship between the spike amplitude and enhancement rate, where stronger spikes resulted in larger synaptic weights.

<span id="page-9-0"></span>

#### Figure 7. Demonstration of 4-bit edge computing utilizing Pt/SnO<sub>x</sub>/TiN memristor

Examining the diverse capabilities of the developed memristor will be vital to provide a more comprehensive understanding of its potential and limitations, allowing us to optimize its effectiveness for specific applications. Moreover, by investigating its flexible functionalities, we could achieve cost savings by integrating various functions into a single memristor, eliminating the requirement for multiple specialized components. This versatility would facilitate enhancing the performance while simplifying the design complexity, ultimately resulting in a more efficient and multifunctional device. Furthermore, in addition to applications in neuromorphic computing, exploring the memristor's ability to emulate synapses opens up possibilities for implementing systems such as edge computing within a single memristor. Edge computing is a partially distributed computing topology where data processing occurs locally at the edge near the user, addressing the challenges in security and efficiency encountered in traditional cloud computing. In contrast to cloud computing, where data generation and usage are centralized at the cloud server, edge computing distributes data processing closer to the source, enhancing security and efficiency.<sup>[33](#page-11-6)</sup> Edge computing enables users to directly access data stored within the memristor, facilitating a power-efficient computing architecture [\(Figure S4A](#page-10-10)).<sup>[33](#page-11-6)</sup> In this setup, a series of pulses is categorized into two types, where ''1'' represents a potentiation pulse of 3 V for 5 ms, while ''0'' represents a decay pulse of 0 V for 5 ms, followed by a read pulse of 0.7 V to record state changes. Each "1" and "0" denotes the write and erase sequences, respectively. By employing this pulse scheme with distinct ''1'' and ''0'' states, 16 different states corresponding to binary numbers from 0 to 15 are possible, allowing successful implementation of 4-bit edge computing using the developed Pt/SnOx/TiN memristor ([Figures 7](#page-9-0) and [S4B](#page-10-10)).

#### **Conclusions**

**iScience**

The Pt/SnO<sub>x</sub>/TiN memristor described in this paper presents a promising avenue for advancing neuromorphic computing and edge computing paradigms. Through its unique resistive switching behavior and versatile functionalities, this memristor offers an efficient and scalable solution for emulating synaptic behavior and implementing complex computing tasks. In terms of neuromorphic computing, the Pt/ SnOx/TiN memristor demonstrated unipolar resistive switching operating under singular voltage polarity. Moreover, its MLC functionality would facilitate high-density memory implementation, while its pulse-modulated conductance updates enable adaptable and flexible operation. The memristor's ability to emulate synaptic plasticity, as evidenced by its SRDP behavior, also opens up avenues for advanced computing systems. By dynamically adjusting the synaptic strength based on spike frequency, the Pt/SnO<sub>x</sub>/TiN memristor enhances the adaptability of neural circuits, paving the way for intelligent computing applications. Beyond neuromorphic computing, the Pt/SnO<sub>x</sub>/TiN memristor also demonstrates potential for edge computing applications. In addition, its integration within a single device enables efficient and power-conscious computing topologies, addressing the security and efficiency challenges encountered in traditional cloud computing models. Overall, the Pt/SnO<sub>x</sub>/TiN memristor represents a versatile and efficient building block for next-generation computing systems, offering opportunities for innovation in diverse fields ranging from artificial intelligence to IoT and beyond.

#### Limitations of the study

The use of volatile memristors based on SnO<sub>x</sub> has facilitated edge computation and versatile synapse functions. Due to their volatility, data generated at the edge are automatically erased without requiring an erase sequence. However, for certain edge computing applications, retaining the generated data might be crucial. Therefore, it is suggested to employ second-order memristors, which exhibit both non-volatile and volatile characteristics, in future edge computing implementations.

#### STAR+METHODS

Detailed methods are provided in the online version of this paper and include the following:

- **EXECUTE AND RESOURCES TABLE**
- **[RESOURCE AVAILABILITY](#page-13-1)** 
	- O Lead contact

**Cell**<sub>ress</sub>





- $\circ$  Materials availability
- O Data and code availability
- **.** [EXPERIMENTAL MODEL AND STUDY PARTICIPANT DETAILS](#page-13-2)
- **[METHOD DETAILS](#page-13-3)** 
	- O Experimental procedures
- **.** [QUANTIFICATION AND STATISTICAL ANALYSIS](#page-14-0)
- **[ADDITIONAL RESOURCES](#page-14-1)**

#### <span id="page-10-10"></span>SUPPLEMENTAL INFORMATION

Supplemental information can be found online at [https://doi.org/10.1016/j.isci.2024.110479.](https://doi.org/10.1016/j.isci.2024.110479)

#### ACKNOWLEDGMENTS

This work was supported in part by the National Research Foundation of Korea grant funded by the Ministry of Science and ICT (RS-2024-00356939) and Korea Institute of Energy Technology Evaluation and Planning grant funded by the Korea government (MOTIE) under grant 20224000000020.

#### AUTHOR CONTRIBUTIONS

Conceptualization, fabrication, formal analysis, investigation, performed the experiments, resources, and writing – original draft, D.J.; writing – review and editing, resources, supervision, project administration, and funding acquisition, S.K.

#### DECLARATION OF INTERESTS

The authors declare no competing interests.

Received: May 3, 2024 Revised: July 3, 2024 Accepted: July 6, 2024 Published: July 9, 2024

#### **REFERENCES**

- <span id="page-10-0"></span>1. Marković, D., Mizrahi, A., Querlioz, D., and Grollier, J. (2020). Physics for neuromorphic computing. Nat. Rev. Phys. 2, 499–510. [https://doi.org/10.1038/s42254-020-0208-2.](https://doi.org/10.1038/s42254-020-0208-2)
- 2. Huang, W., Xia, X., Zhu, C., Steichen, P., Quan, W., Mao, W., Yang, J., Chu, L., and Li, X. (2021). Memristive Artificial Synapses for Neuromorphic Computing. Nano-Micro Lett. 13, 1–28. [https://doi.org/10.1007/s40820-](https://doi.org/10.1007/s40820-021-00618-2) [021-00618-2](https://doi.org/10.1007/s40820-021-00618-2).
- 3. Indiveri, G., and Liu, S.C. (2015). Memory and Information Processing in Neuromorphic Systems. Proc. IEEE 103, 1379–1397. [https://](https://doi.org/10.1109/JPROC.2015.2444094)  $\delta$ i.org/10.110
- 4. Sokolov, A.S., Ali, M., Riaz, R., Abbas, Y., Ko, M.J., and Choi, C. (2019). Silver-Adapted Diffusive Memristor Based on Organic Nitrogen-Doped Graphene Oxide Quantum Dots (N-GOQDs) for Artificial Biosynapse Applications. Adv. Funct. Mater. 29, 1807504. <https://doi.org/10.1002/adfm.201807504>.
- <span id="page-10-1"></span>5. [Waser, R., and Aono, M. \(2007\). Nanoionics](http://refhub.elsevier.com/S2589-0042(24)01704-8/sref5)[based resistive switching memories. Nat.](http://refhub.elsevier.com/S2589-0042(24)01704-8/sref5) Mater. 6[, 833–840.](http://refhub.elsevier.com/S2589-0042(24)01704-8/sref5)
- 6. Jeong, D.S., Thomas, R., Katiyar, R.S., Scott, J.F., Kohlstedt, H., Petraru, A., and Hwang, C.S. (2012). Emerging memories: Resistive switching mechanisms and current status. Rep. Prog. Phys. 75, 076502. [https://doi.org/](https://doi.org/10.1088/0034-4885/75/7/076502) [10.1088/0034-4885/75/7/076502](https://doi.org/10.1088/0034-4885/75/7/076502).
- 7. [Di Ventra, M., and Pershin, Y.V. \(2011\).](http://refhub.elsevier.com/S2589-0042(24)01704-8/sref7) [Memory materials: a unifying description.](http://refhub.elsevier.com/S2589-0042(24)01704-8/sref7) [Mater. Today](http://refhub.elsevier.com/S2589-0042(24)01704-8/sref7) 14, 584–591.
- <span id="page-10-8"></span>8. Pan, F., Gao, S., Chen, C., Song, C., and Zeng, F. (2014). Recent progress in resistive random access memories: Materials, switching mechanisms, and performance. Mater. Sci.

Eng. R Rep. 83, 1–59. [https://doi.org/10.](https://doi.org/10.1016/j.mser.2014.06.002) [1016/j.mser.2014.06.002](https://doi.org/10.1016/j.mser.2014.06.002).

- 9. Jung, J., Lee, D., Kim, S., and Kim, H.D. (2021). Self-rectifying characteristics observed in O-doped ZrN resistive switching memory devices using Schottky barrier type bottom electrode. IEEE Access 9, 144264–144269. [https://doi.org/10.1109/ACCESS.2021.](https://doi.org/10.1109/ACCESS.2021.3118386) [3118386.](https://doi.org/10.1109/ACCESS.2021.3118386)
- 10. Ju, D., Kim, J.H., and Kim, S. (2023). Highly uniform resistive switching characteristics of Ti/TaOx/ITO memristor devices for neuromorphic system. J. Alloys Compd. 961, 170920. [https://doi.org/10.1016/j.jallcom.](https://doi.org/10.1016/j.jallcom.2023.170920) [2023.170920](https://doi.org/10.1016/j.jallcom.2023.170920).
- 11. Patil, A.R., Dongale, T.D., Kamat, R.K., and Rajpure, K.Y. (2021). Spray pyrolysis deposited iron tungstate memristive device for artificial synapse application. Mater. Today Commun. 29, 102900. [https://doi.org/](https://doi.org/10.1016/j.mtcomm.2021.102900) 10.1016/j.mtcom
- <span id="page-10-2"></span>12. Nandakumar, S.R., Le Gallo, M., Boybat, I., Rajendran, B., Sebastian, A., and Eleftheriou, E. (2018). A phase-change memory model for neuromorphic computing. J. Appl. Phys. 124, 152135. https://doi.org/10.1063/1.5042
- <span id="page-10-3"></span>13. Zhao, W.S., Devolder, T., Lakys, Y., Klein, J.O., Chappert, C., and Mazoyer, P. (2011). Design considerations and strategies for highreliable STT-MRAM. Microelectron. Reliab. 51, 1454–1458. [https://doi.org/10.1016/j.](https://doi.org/10.1016/j.microrel.2011.07.001) [microrel.2011.07.001.](https://doi.org/10.1016/j.microrel.2011.07.001)
- <span id="page-10-4"></span>14. Kim, J., Kim, D., Min, K.K., Kraatz, M., Han, T., and Kim, S. (2023). Effect of Al Concentration on Ferroelectric Properties in HfAlO-Based Ferroelectric Tunnel Junction Devices for Neuroinspired Applications. Adv. Intell. Syst.

5, 2300080. [https://doi.org/10.1002/aisy.](https://doi.org/10.1002/aisy.202300080) [202300080](https://doi.org/10.1002/aisy.202300080).

- 15. Kim, D., Kim, J., Yun, S., Lee, J., Seo, E., and Kim, S. (2023). Ferroelectric synaptic devices based on CMOS-compatible HfAlO x for neuromorphic and reservoir computing applications. Nanoscale 15, 8366–8376. [https://doi.org/10.1039/D3NR01294H.](https://doi.org/10.1039/D3NR01294H)
- 16. Kim, K., and Lee, S. (2006). Integration of lead zirconium titanate thin films for high density ferroelectric random access memory. J. Appl. Phys. 100, 051604. [https://doi.org/10.1063/1.](https://doi.org/10.1063/1.2337361) [2337361.](https://doi.org/10.1063/1.2337361)
- <span id="page-10-5"></span>17. Park, J., Kwak, M., Moon, K., Woo, J., Lee, D., and Hwang, H. (2016). TiO<sub><italic>x</italic</sub> Based RRAM Synapse With 64-Levels of Conductance and Symmetric Conductance Change by Adopting a Hybrid Pulse Scheme for Neuromorphic Computing. IEEE Electron. Device Lett. 37, 1559–1562. [https://doi.org/](https://doi.org/10.1109/LED.2016.2622716) 10.1109/LED.2016.26227
- <span id="page-10-6"></span>18. Nagashima, K., Yanagida, T., Oka, K., and Kawai, T. (2009). Unipolar resistive switching characteristics of room temperature grown SnO2 thin films. Appl. Phys. Lett. 94, 242902. [https://doi.org/10.1063/1.3156863.](https://doi.org/10.1063/1.3156863)
- <span id="page-10-7"></span>19. Maestro-Izquierdo, M., Gonzalez, M.B., Jimenez-Molinos, F., Moreno, E., Roldan, J.B., and Campabadal, F. (2020). Unipolar resistive switching behavior in Al2O3/HfO2 multilayer dielectric stacks: Fabrication, characterization and simulation. Nanotechnology 31, 135202. [https://doi.org/](https://doi.org/10.1088/1361-6528/ab5f9a) 10.1088/1361
- <span id="page-10-9"></span>20. Wong, H.S.P., Lee, H.Y., Yu, S., Chen, Y.S., Wu, Y., Chen, P.S., Lee, B., Chen, F.T., and Tsai, M.J. (2012). Metal-oxide RRAM. Proc.

IEEE 100, 1951–1970. [https://doi.org/10.](https://doi.org/10.1109/JPROC.2012.2190369) [1109/JPROC.2012.2190369.](https://doi.org/10.1109/JPROC.2012.2190369)

- 21. Sedghi, N., Li, H., Brunell, I.F., Dawson, K., Potter, R.J., Guo, Y., Gibbon, J.T., Dhanak, V.R., Zhang, W.D., Zhang, J.F., et al. (2017). The role of nitrogen doping in ALD Ta2O5 and its influence on multilevel cell switching in RRAM. Appl. Phys. Lett. 110, 102902. [https://](https://doi.org/10.1063/1.4978033) [doi.org/10.1063/1.4978033](https://doi.org/10.1063/1.4978033).
- 22. Li, C., Zhang, B., Qu, Z., Zhao, H., Li, Q., Zeng, Z., and Yang, R. (2021). Characterization of the inhomogeneity of Pt/CeOx/Pt resistive switching devices prepared by magnetron sputtering. Nanotechnology 32, 145710. <https://doi.org/10.1088/1361-6528/abd3ca>.
- <span id="page-11-0"></span>23. Ye, C., Wu, J., He, G., Zhang, J., Deng, T., He, P., and Wang, H. (2016). Physical Mechanism and Performance Factors of Metal Oxide Based Resistive Switching Memory: A Review. J. Mater. Sci. Technol. 32, 1-11. https://doi [org/10.1016/j.jmst.2015.10.018](https://doi.org/10.1016/j.jmst.2015.10.018).
- 24. Kumar, D., Aluguri, R., Chand, U., and Tseng, T.Y. (2017). Metal oxide resistive switching memory: Materials, properties and switching mechanisms. Ceram. Int. 43, S547–S556. [https://doi.org/10.1016/j.ceramint.2017.](https://doi.org/10.1016/j.ceramint.2017.05.289) [05.289.](https://doi.org/10.1016/j.ceramint.2017.05.289)
- 25. Patil, A.R., Dongale, T.D., Kamat, R.K., and Rajpure, K.Y. (2023). Binary metal oxidebased resistive switching memory devices: A status review. Mater. Today Commun. 34, 105356. [https://doi.org/10.1016/j.mtcomm.](https://doi.org/10.1016/j.mtcomm.2023.105356) [2023.105356.](https://doi.org/10.1016/j.mtcomm.2023.105356)
- <span id="page-11-1"></span>26. Degraeve, R., Fantini, A., Raghavan, N., Goux, L., Clima, S., Govoreanu, B., Belmonte, A., Linten, D., and Jurczak, M. (2015). Causes and consequences of the stochastic aspect of filamentary RRAM. Microelectron. Eng. 147, 171–175. [https://doi.org/10.1016/j.mee.2015.](https://doi.org/10.1016/j.mee.2015.04.025) [04.025.](https://doi.org/10.1016/j.mee.2015.04.025)
- 27. So, H., Lee, J.-K., and Kim, S. (2023). Shortterm memory characteristics in n-type-ZnO/ p-type-NiO heterojunction synaptic devices for reservoir computing. Appl. Surf. Sci. 625, 157153. [https://doi.org/10.1016/j.apsusc.](https://doi.org/10.1016/j.apsusc.2023.157153) [2023.157153.](https://doi.org/10.1016/j.apsusc.2023.157153)
- 28. Ku, B., Abbas, Y., Sokolov, A.S., and Choi, C. (2018). Interface engineering of ALD HfO2 based RRAM with Ar plasma treatment for reliable and uniform switching behaviors. J. Alloys Compd. 735, 1181-1188. [https://doi.](https://doi.org/10.1016/j.jallcom.2017.11.267) [org/10.1016/j.jallcom.2017.11.267](https://doi.org/10.1016/j.jallcom.2017.11.267).
- <span id="page-11-2"></span>29. Tanaka, G., Yamane, T., Héroux, J.B., Nakane, R., Kanazawa, N., Takeda, S., Numata, H., Nakano, D., and Hirose, A. (2019). Recent advances in physical reservoir computing: A review. Neural Network. 115, 100–123. [https://doi.org/10.1016/j.neunet.2019.](https://doi.org/10.1016/j.neunet.2019.03.005) [03.005.](https://doi.org/10.1016/j.neunet.2019.03.005)
- <span id="page-11-3"></span>30. Kumar, M., Abbas, S., Lee, J.H., and Kim, J. (2019). Controllable digital resistive switching for artificial synapses and pavlovian learning algorithm. Nanoscale 11, 15596–15604. [https://doi.org/10.1039/c9nr02027f.](https://doi.org/10.1039/c9nr02027f)
- <span id="page-11-4"></span>31. Du, C., Cai, F., Zidan, M.A., Ma, W., Lee, S.H., and Lu, W.D. (2017). Reservoir computing using dynamic memristors for temporal information processing. Nat. Commun. 8, 2204. [https://doi.org/10.1038/s41467-017-](https://doi.org/10.1038/s41467-017-02337-y) [02337-y](https://doi.org/10.1038/s41467-017-02337-y).
- <span id="page-11-5"></span>32. Jena, A.K., Sahu, M.C., Mohanan, K.U., Mallik, S.K., Sahoo, S., Pradhan, G.K., and Sahoo, S. (2023). Bipolar Resistive Switching in TiO2Artificial Synapse Mimicking Pavlov's Associative Learning. ACS Appl. Mater.<br>Interfaces 15, 3574–3585. <u>https://doi.org</u>/10. [1021/acsami.2c17228](https://doi.org/10.1021/acsami.2c17228).
- <span id="page-11-6"></span>33. Cao, K., Liu, Y., Meng, G., and Sun, Q. (2020). An Overview on Edge Computing Research.

IEEE Access 8, 85714–85728. [https://doi.org/](https://doi.org/10.1109/ACCESS.2020.2991734) [10.1109/ACCESS.2020.2991734.](https://doi.org/10.1109/ACCESS.2020.2991734)

- <span id="page-11-7"></span>34. Qiu, T., Chi, J., Zhou, X., Ning, Z., Atiquzzaman, M., and Wu, D.O. (2020). Edge Computing in Industrial Internet of Things: Architecture, Advances and Challenges. IEEE Commun. Surv. Tutor. 22, 2462–2488. [https://](https://doi.org/10.1109/COMST.2020.3009103) doi.org/10.1109/COMST.2020.30091
- <span id="page-11-8"></span>35. Zhang, T., Li, Y., and Philip Chen, C.L. (2021). Edge computing and its role in Industrial Internet: Methodologies, applications, and future directions. Inf. Sci. 557, 34–65. [https://](https://doi.org/10.1016/j.ins.2020.12.021) [doi.org/10.1016/j.ins.2020.12.021.](https://doi.org/10.1016/j.ins.2020.12.021)
- <span id="page-11-9"></span>36. Shi, W., Cao, J., Zhang, Q., Li, Y., and Xu, L. (2016). Edge Computing: Vision and Challenges. IEEE Internet Things J. 3, 637–646. [https://doi.org/10.1109/JIOT.2016.](https://doi.org/10.1109/JIOT.2016.2579198) [2579198.](https://doi.org/10.1109/JIOT.2016.2579198)
- <span id="page-11-10"></span>[Saha, P., Sahad E, M., Sathyanarayana, S., and](http://refhub.elsevier.com/S2589-0042(24)01704-8/sref37) [Das, B.C. \(2024\). Solution-Processed Robust](http://refhub.elsevier.com/S2589-0042(24)01704-8/sref37) [Multifunctional Memristor of 2D Layered](http://refhub.elsevier.com/S2589-0042(24)01704-8/sref37) [Material Thin Film. ACS Nano](http://refhub.elsevier.com/S2589-0042(24)01704-8/sref37) 18, 1137–1148.
- <span id="page-11-13"></span>38. Abbas, H., Abbas, Y., Hassan, G., Sokolov, A.S., Jeon, Y.R., Ku, B., Kang, C.J., and Choi, C. (2020). The coexistence of threshold and memory switching characteristics of ALD HfO2memristor synaptic arrays for energyefficient neuromorphic computing.<br>Nanoscale 12, 14120–14134. [https://doi.org/](https://doi.org/10.1039/d0nr02335c) [10.1039/d0nr02335c](https://doi.org/10.1039/d0nr02335c).
- <span id="page-11-14"></span>39. Luo, F., Zhong, W.M., Tang, X.G., Chen, J.Y., Jiang, Y.P., and Liu, Q.X. (2024). Application of artificial synapse based on all-inorganic perovskite memristor in neuromorphic computing. Nano Mater. Sci. 6, 68–76. [https://doi.org/10.1016/j.nanoms.2023.](https://doi.org/10.1016/j.nanoms.2023.01.003) [01.003](https://doi.org/10.1016/j.nanoms.2023.01.003).
- <span id="page-11-15"></span>40. Chen, J., Xu, Q., Li, Y., Cao, J., Liu, X., Qiu, J., Chen, Y., Liu, M., Yu, J., Zhang, X., et al. (2024). A Fully Printed ZnO Memristor Synaptic Array for Neuromorphic Computing Application. IEEE Electron. Device Lett. 45, 1076–1079. [https://doi.org/10.1109/LED.](https://doi.org/10.1109/LED.2024.3387455) [2024.3387455.](https://doi.org/10.1109/LED.2024.3387455)
- <span id="page-11-16"></span>41. Pham, P.Q., Duong, T.B.N., Le, N.Q.N., Pham, A.T.T., Nguyen, T.T., Phan, T.B., Nguyen, L.M.T., and Pham, N.K. (2024). Synaptic behavior in analog memristors based on green-synthesized ZnO nanoparticles. Ceram. Int. 50, 28480–28489. [https://doi.org/10.1016/j.ceramint.2024.](https://doi.org/10.1016/j.ceramint.2024.05.154) [05.154](https://doi.org/10.1016/j.ceramint.2024.05.154).
- <span id="page-11-17"></span>42. Fan, J., Feng, J., Gao, Y., Zhang, Z., Xue, S., Cai, G., and Zhao, J.S. (2024). PEDOT-ZnO Nanoparticle Hybrid Film-Based Memristors for Synapse Emulation in Neuromorphic Computing Applications. ACS Appl. Nano Mater. 7, 5661–5668. [https://doi.org/10.1021/](https://doi.org/10.1021/acsanm.4c00759) [acsanm.4c00759.](https://doi.org/10.1021/acsanm.4c00759)
- <span id="page-11-18"></span>43. Liu, Y., Zuo, Q., Sun, J., Dai, J., Cheng, C., and Huang, H. (2024). Synaptic properties of GaOx-based memristor with amorphous GaOx deposited by RF magnetic sputtering. J. Appl. Phys. 135, 184502. [https://doi.org/10.](https://doi.org/10.1063/5.0202061) [1063/5.0202061](https://doi.org/10.1063/5.0202061).
- <span id="page-11-19"></span>44. Thomas, A., Saha, P., Sahad E, M., Krishnan K, N., and Das, B.C. (2024). Versatile Titanium Carbide MXene Thin-Film Memristors with Adaptive Learning Behavior. ACS Appl. Mater. Interfaces 16, 20693–20704. [https://](https://doi.org/10.1021/acsami.3c19177) doi.org/10.1021/acsami.3c19
- <span id="page-11-20"></span>45. Jeong, B., Chung, P.H., Han, J., Noh, T., and Yoon, T.S. (2024). Enhanced linear and symmetric synaptic weight update characteristics in a Pt/p-LiCoO<sub><i>x</i>/p-NiO/</sub> Pt memristor through interface energy barrier modulation by Li ion redistribution. Nanoscale 16, 5737–5749. [https://doi.org/10.](https://doi.org/10.1039/d3nr06091h) [1039/d3nr06091h](https://doi.org/10.1039/d3nr06091h).
- <span id="page-11-21"></span>46. Lee, S.-U., Kim, S.-Y., Lee, J.-H., Baek, J.H., Lee, J.-W., Jang, H.W., and Park, N.-G. (2024). Artificial Synapse Based on a δ-FAPbI 3/Atomic-Layer-Deposited SnO 2 Bilayer Memristor. Nano Lett. 24, 4869–4876. [https://](https://doi.org/10.1021/acs.nanolett.4c00253) [doi.org/10.1021/acs.nanolett.4c00253.](https://doi.org/10.1021/acs.nanolett.4c00253)
- <span id="page-11-11"></span>47. Komal, K., Gupta, G., Singh, M., and Singh, B. (2022). Improved resistive switching of RGO and SnO2 based resistive memory device for non-volatile memory application. J. Alloys<br>Compd. 923, 166196. [https://doi.org/10.](https://doi.org/10.1016/j.jallcom.2022.166196) [1016/j.jallcom.2022.166196](https://doi.org/10.1016/j.jallcom.2022.166196).
- <span id="page-11-12"></span>48. Miao, Z., Chen, L., Zhou, F., and Wang, Q. (2018). Modulation of resistive switching characteristics for individual BaTiO3 microfiber by surface oxygen vacancies. J. Phys. D Appl. Phys. 51, 025107. [https://doi.](https://doi.org/10.1088/1361-6463/aa9c8d) [org/10.1088/1361-6463/aa9c8d](https://doi.org/10.1088/1361-6463/aa9c8d).
- <span id="page-11-22"></span>49. Kim, J., Jung, K., Kim, Y., Jo, Y., Cho, S., Woo, H., Lee, S., Inamdar, A.I., Hong, J., Lee, J.K., et al. (2016). Switching Power Universality in Unipolar Resistive Switching Memories. Sci. Rep. 6, 23930. [https://doi.org/10.1038/](https://doi.org/10.1038/srep23930) [srep23930](https://doi.org/10.1038/srep23930).
- <span id="page-11-23"></span>50. Bousoulas, P., Asenov, P., Karageorgiou, I., Sakellaropoulos, D., Stathopoulos, S., and Tsoukalas, D. (2016). Engineering amorphous-crystalline interfaces in TiO2-x/ TiO2-y-based bilayer structures for enhanced resistive switching and synaptic properties. J. Appl. Phys. 120, 154501. [https://doi.org/10.](https://doi.org/10.1063/1.4964872) [1063/1.4964872.](https://doi.org/10.1063/1.4964872)
- <span id="page-11-24"></span>51. Li, C., Zhang, X., Chen, P., Zhou, K., Yu, J., Wu, G., Xiang, D., Jiang, H., Wang, M., and Liu, Q. (2023). Short-term synaptic plasticity in emerging devices for neuromorphic computing. iScience 26, 106315. [https://doi.](https://doi.org/10.1016/j.isci) [org/10.1016/j.isci](https://doi.org/10.1016/j.isci).
- <span id="page-11-25"></span>52. Yang, X., Yu, J., Zhao, J., Chen, Y., Gao, G., Wang, Y., Sun, Q., and Wang, Z.L. (2020). Mechanoplastic Tribotronic Floating-Gate Neuromorphic Transistor. Adv. Funct. Mater. 30, 2002506. [https://doi.org/10.1002/adfm.](https://doi.org/10.1002/adfm.202002506) [202002506](https://doi.org/10.1002/adfm.202002506).
- <span id="page-11-26"></span>53. Bai, Y., Wu, H., Wu, R., Zhang, Y., Deng, N., Yu, Z., and Qian, H. (2014). Study of multilevel characteristics for 3D vertical resistive switching memory. Sci. Rep. 4, 1–7. [https://](https://doi.org/10.1038/srep05780) [doi.org/10.1038/srep05780.](https://doi.org/10.1038/srep05780)
- <span id="page-11-27"></span>54. Chen, W.J., Cheng, C.H., Lin, P.E., Tseng, Y.T., Chang, T.C., and Chen, J.S. (2019). Analog Resistive Switching and Synaptic Functions in WO x/TaO x Bilayer through Redox-Induced Trap-Controlled Conduction. ACS Appl. Electron. Mater. 1, 2422–2430. [https://doi.org/10.1021/acsaelm.9b00572.](https://doi.org/10.1021/acsaelm.9b00572)
- <span id="page-11-28"></span>55. Citri, A., and Malenka, R.C. (2008). Synaptic plasticity: Multiple forms, functions, and mechanisms. Neuropsychopharmacology 33, 18–41. [https://doi.org/10.1038/sj.npp.](https://doi.org/10.1038/sj.npp.1301559) [1301559.](https://doi.org/10.1038/sj.npp.1301559)
- <span id="page-11-29"></span>56. Chang, T., Jo, S.H., and Lu, W. (2011). Shortterm memory to long-term memory transition in a nanoscale memristor. ACS Nano 5, 7669– 7676. https://doi.org/10.1021/nn202
- <span id="page-11-30"></span>57. Yang, R., Huang, H.M., and Guo, X. (2019). Memristive Synapses and Neurons for Bioinspired Computing. Adv. Electron. Mater. 5, 1900287. [https://doi.org/10.1002/](https://doi.org/10.1002/aelm.201900287) [aelm.201900287](https://doi.org/10.1002/aelm.201900287).
- <span id="page-11-31"></span>58. Richter, J.D., and Klann, E. (2009). Making synaptic plasticity and memory last: Mechanisms of translational regulation. Genes Dev. 23, 1–11. [https://doi.org/10.](https://doi.org/10.1101/gad.1735809) [1101/gad.1735809](https://doi.org/10.1101/gad.1735809).
- <span id="page-11-32"></span>59. Han, C., Han, X., Han, J., He, M., Peng, S., Zhang, C., Liu, X., Gou, J., and Wang, J. (2022). Light-Stimulated Synaptic Transistor with High PPF Feature for Artificial Visual







Perception System Application. Adv. Funct. Mater. 32, 2113053. [https://doi.org/10.1002/](https://doi.org/10.1002/adfm.202113053) [adfm.202113053](https://doi.org/10.1002/adfm.202113053).

- <span id="page-12-0"></span>60. [Waldeck, R.F., Pereda, A., and Faber, D.S.](http://refhub.elsevier.com/S2589-0042(24)01704-8/sref60) [\(2000\). Properties and Plasticity of Paired-](http://refhub.elsevier.com/S2589-0042(24)01704-8/sref60)[Pulse Depression at a Central Synapse.](http://refhub.elsevier.com/S2589-0042(24)01704-8/sref60) J. Neurosci. 20[, 5312–5320.](http://refhub.elsevier.com/S2589-0042(24)01704-8/sref60)
- <span id="page-12-1"></span>61. Ju, D., Kim, S., Park, K., Lee, J., Koo, M., and Kim, S. (2024). Realization of Multiple Synapse Plasticity by Coexistence of Volatile and Nonvolatile Characteristics of Interface Type

Memristor. ACS Appl. Mater. Interfaces 16, 24929–24942. [https://doi.org/10.1021/](https://doi.org/10.1021/acsami.4c03148) [acsami.4c03148](https://doi.org/10.1021/acsami.4c03148).

- <span id="page-12-2"></span>62. Zhao, B., Xiao, M., and Zhou, Y.N. (2019). Synaptic learning behavior of a TiO2 nanowire memristor. Nanotechnology 30, 425202. [https://doi.org/10.1088/1361-6528/](https://doi.org/10.1088/1361-6528/ab3260) [ab3260.](https://doi.org/10.1088/1361-6528/ab3260)
- <span id="page-12-3"></span>63. Shakib, M.A., Gao, Z., and Lamuta, C. (2023). Synaptic Properties of Geopolymer Memristors: Synaptic Plasticity, Spike-Rate-

Dependent Plasticity, and Spike-Timing-<br>Dependent Plasticity. ACS Appl. Electron.<br>Mater. 5, 4875–4884. [https://doi.org/10.1021/](https://doi.org/10.1021/acsaelm.3c00654) [acsaelm.3c00654.](https://doi.org/10.1021/acsaelm.3c00654)

<span id="page-12-4"></span>64. Rachmuth, G., Shouval, H.Z., Bear, M.F., and Poon, C.-S. (2011). A biophysically-based neuromorphic model of spike rate-and timing-dependent plasticity. Proc. Natl. Acad. Sci. USA 108, E1266–E1274. [https://](https://doi.org/10.1073/pnas.1106161108/-/DCSupplemental) [doi.org/10.1073/pnas.1106161108/-/](https://doi.org/10.1073/pnas.1106161108/-/DCSupplemental) [DCSupplemental.](https://doi.org/10.1073/pnas.1106161108/-/DCSupplemental)



#### STAR+METHODS

#### <span id="page-13-0"></span>KEY RESOURCES TABLE



#### <span id="page-13-1"></span>RESOURCE AVAILABILITY

#### <span id="page-13-4"></span>Lead contact

Further information and requests for resources and reagents should be directed to and will be fulfilled by the lead contact, Sungjun Kim ([sungjun@dongguk.edu\)](mailto:sungjun@dongguk.edu).

#### Materials availability

This study did not generate new unique materials.

#### Data and code availability

- Any additional information required to reanalyze the data reported in this paper is available from the [lead contact](#page-13-4) upon request.
- This manuscript did not generate new data or code.
- All other items: Any additional information required to reanalyze the data reported in this paper is available from the [lead contact](#page-13-4) upon request.

#### <span id="page-13-2"></span>EXPERIMENTAL MODEL AND STUDY PARTICIPANT DETAILS

This study does not use experimental models typical in the life sciences.

#### <span id="page-13-3"></span>METHOD DETAILS

#### Experimental procedures

#### Fabrication of memristor

The Pt/SnO<sub>x</sub>/TiN stacked memristor was created by sequentially depositing each layer onto a SiO<sub>2</sub>/Si substrate. Initially, the substrate was prepared and cleaned with isopropyl alcohol (IPA) and acetone. Then, a 100-nm-thick TiN bottom electrode was deposited using DC reactive sputtering, with a Ti target of 99.99% purity, a main chamber pressure of 3 mTorr, and a DC power of 120 W. Ar and N<sub>2</sub> gases were used at flow rates of 19 and 1 sccm, respectively. Following this, a 40-nm-thick SnO<sub>x</sub> insulating layer was deposited on the TiN electrode via RF sputtering, using a Sn target of 99.99% purity at a main chamber pressure of 3 mTorr and an RF power of 60 W. The flow rates of the Ar and O<sub>2</sub> gases were 20 and 10 sccm, respectively. Subsequently, a square-patterned top electrode with a width of 100  $\mu$ m was patterned on the SnO<sub>x</sub> layer using negative photoresist (PR) and photolithography techniques. Finally, a 100-nm-thick Pt top electrode was deposited via DC sputtering using a Pt target of 99.99% purity at a main chamber pressure of 5 mTorr and a DC power of 90 W. Ar gas was used at a flow rate of 20 sccm. A lift-off process in acetone was then employed to finalize acquirement of the Pt electrode.

#### Structural characterization

For the XPS depth analysis, a Nexsa instrument equipped with a microfocus monochromatic Al-K X-ray source (1486.6 eV) was used with an Ar<sup>+</sup> sputter source, an ion energy of 2 kV, and a beam size of 50 m. Additionally, cross-sectional TEM images were obtained to examine the structural characteristics of the fabricated memristor using equipment from Oxford Instruments (UK).





#### Electrical measurements

The DC I-V curves and pulse transients of the Pt/SnO<sub>x</sub>/TiN memristor were evaluated using a semiconductor parameter analyzer (Keithley 4200-SCS and 4225-PMU ultrafast module, Solon, OH, USA). For testing, a voltage bias was applied to the top Pt electrode while the bottom TiN electrode was grounded under room temperature and pressure conditions.

#### <span id="page-14-0"></span>QUANTIFICATION AND STATISTICAL ANALYSIS

This study does not include statistical analysis or quantification.

#### <span id="page-14-1"></span>ADDITIONAL RESOURCES

Additional resource contains magnified TEM image and electrical properties can be found in the supplemental information.